JAJSOX0A March 2024 – June 2024 ADS127L18
ADVANCE INFORMATION
MIN | NOM | MAX | UNIT | ||||
---|---|---|---|---|---|---|---|
POWER SUPPLY | |||||||
Analog power supply | AVDD1 to AVSS | Max-speed mode | 4.5 | 5.5 | V | ||
High-speed mode | 4.5 | 5.5 | |||||
Mid-speed mode | 3 | 5.5 | |||||
Low-speed mode | 2.85 | 5.5 | |||||
AVDD1 to DGND | 1.65 | V | |||||
AVSS / AVDD1 ratio | 1.2 | V/V | |||||
AVDD2 to AVSS | 1.74 | 5.5 | V | ||||
AVSS to DGND | –2.75 | 0 | |||||
Digital power supply | IOVDD to DGND | 1.65 | 1.95 | V | |||
ANALOG INPUTS | |||||||
VAINP, VAINN |
Absolute input voltage | Input buffer off | AVSS – 0.05 | AVDD1 + 0.05 | V | ||
Input buffer on | AVSS + 0.1 | AVDD1 – 0.1 | |||||
VIN | Differential input voltage VIN = VAINP – VAINN |
1x input range | –VREF | VREF | V | ||
2x input range | –2∙VREF | 2∙VREF | |||||
VOLTAGE REFERENCE INPUTS | |||||||
VREF | Differential reference voltage VREF = VREFP – VREFN |
Low-reference range | 0.5 | 2.5 | 2.75 | V | |
High-reference range | 1 | 4.096 | AVDD1 – AVSS | ||||
VREFN | Negative reference voltage | AVSS – 0.05 | V | ||||
VREFP | Positive reference voltage | REFP buffer off | AVDD1 + 0.05 | V | |||
REFP buffer on | AVDD1 – 0.7 | ||||||
CLOCK INPUT | |||||||
fCLK | Clock frequency | Max-speed mode | 0.5 | 32.768 | 33.6 | MHz | |
High-speed mode | 0.5 | 25.6 | 26.2 | ||||
Mid-speed mode | 0.5 | 12.8 | 13.1 | ||||
Low-speed mode | 0.5 | 3.2 | 3.28 | ||||
DIGITAL INPUTS | |||||||
VIL | Logic low input voltage | 0 | 0.3∙IOVDD | V | |||
VIH | Logic high input voltage | 0.7∙IOVDD | IOVDD | V | |||
ILEAK | External leakage current | Tri-state pins, floating input state | –5 | 5 | µA | ||
CLOAD | Capacitive load | Tri-state pins, floating input state | 50 | pF | |||
REXT | Pull-up or pull-down resistance | Tri-state pins, logic low or high state | 0 | 3 | kΩ | ||
TEMPERATURE RANGE | |||||||
TA | Ambient temperature | Operational | –50 | 125 | °C | ||
Specification | –40 | 125 |