JAJSHV4C January 2014 – August 2019 ADS1283
PRODUCTION DATA.
The digital filter receives the modulator output and decimates the data stream. By adjusting the amount of filtering, tradeoffs can be made between resolution and data rate: filter more for higher resolution, filter less for higher data rate.
The digital filter is comprised of three cascaded filter stages: a variable-decimation, fifth-order sinc filter; a fixed-decimation FIR, low-pass filter (LPF) with selectable phase; and a programmable, first-order, high-pass filter (HPF), as shown in Figure 35.
The output can be taken from one of the three filter blocks, as Figure 35 shows. For partial filtering by the ADS1283, select the sinc filter output. For complete on-chip filtering, activate both the sinc + FIR stages. The HPF can then be included to remove dc and low frequencies from the data. Table 6 shows the filter options.
FILTR[1:0] BITS | DIGITAL FILTERS SELECTED |
---|---|
00 | Reserved (not used) |
01 | Sinc |
10 | Sinc + FIR |
11 | Sinc + FIR + HPF
(low-pass and high-pass) |