JAJSPW8E march 2011 – february 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DIGITAL INPUTS (RESET, SCLK, SDATA, SEN, CTRL1, CTRL2, CTRL3)(1) | ||||||
High-level input voltage | All digital inputs support 1.8-V and 3.3-V CMOS logic levels | 1.3 | V | |||
Low-level input voltage | All digital inputs support 1.8-V and 3.3-V CMOS logic levels | 0.4 | V | |||
High-level input current | SDATA, SCLK(2) | VHIGH = 1.8 V | 10 | µA | ||
SEN(3) | VHIGH = 1.8 V | 0 | µA | |||
Low-level input current | SDATA, SCLK | VLOW = 0 V | 0 | µA | ||
SEN | VLOW = 0 V | 10 | µA | |||
DIGITAL OUTPUTS, CMOS INTERFACE (DA[13:0], DB[13:0], CLKOUT, SDOUT) | ||||||
High-level output voltage | DRVDD – 0.1 | DRVDD | V | |||
Low-level output voltage | 0 | 0.1 | V | |||
Output capacitance (internal to device) | pF | |||||
DIGITAL OUTPUTS, LVDS INTERFACE | ||||||
High-level output differential voltage | VODH | With an external 100-Ω termination | 270 | 350 | 430 | mV |
Low-level output differential voltage | VODL | With an external 100-Ω termination | –430 | –350 | –270 | mV |
Output common-mode voltage | VOCM | 0.9 | 1.05 | 1.25 | V |