JAJSPW8E march 2011 – february 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
SUPPLIES | |||||
Analog supply voltage, AVDD | 1.7 | 1.8 | 1.9 | V | |
Digital supply voltage, DRVDD | 1.7 | 1.8 | 1.9 | V | |
ANALOG INPUTS | |||||
Differential input voltage range | 2 | VPP | |||
Input common-mode voltage | VCM ± 0.05 | V | |||
Maximum analog input frequency with 2 VPP input amplitude(1) | 400 | MHz | |||
Maximum analog input frequency with 1 VPP input amplitude(1) | 600 | MHz | |||
CLOCK INPUT | |||||
Input clock sample rate (ADS4242/ADS4222) | Low-speed mode enabled (by default after reset) | 1 | 65 | MSPS | |
Input clock sample rate (ADS4245/ADS4225) | Low-speed mode enabled(2) | 1 | 80 | MSPS | |
Low-speed mode disabled(2) (by default after reset) | 80 | 125 | |||
Input clock sample rate (ADS4246/ADS4226) | Low-speed mode enabled(2) | 1 | 80 | MSPS | |
Low-speed mode disabled(2) (by default after reset) | 80 | 160 | MSPS | ||
Input clock amplitude differential (VCLKP – VCLKM) | Sine wave, ac-coupled | 0.2 | 1.5 | VPP | |
LVPECL, ac-coupled | 1.6 | VPP | |||
LVDS, ac-coupled | 0.7 | VPP | |||
LVCMOS, single-ended, ac-coupled | 1.5 | V | |||
INPUT CLOCK DUTY CYCLE | |||||
Low-speed mode disabled | 35% | 50% | 65% | ||
Low-speed mode enabled | 40% | 50% | 60% | ||
DIGITAL OUTPUTS | |||||
Maximum external load capacitance from each output pin to DRGND, CLOAD | 5 | pF | |||
Differential load resistance between the LVDS output pairs (LVDS mode), RLOAD | 100 | Ω | |||
Operating free-air temperature, TA | –40 | 85 | °C |