JAJSFC6C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
Deterministic latency is achieved in the subclass 1 and subclass 2 of the JESD204B standard through a local multiframe clock (LMFC) that is synchronized between the transmitter and receiver. The phase of the LMFC is dictated by the sampled SYSREF input in subclass 1 and by the SYNC~ rising edge in subclass 2.