JAJSFC6C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
The ADS52J90 can be configured via SPI or pin settings to a global power-down mode and via pin settings to a fast power-down (standby mode). During these two modes (global and standby power-down), different internal functions stay powered up, resulting in different power consumption and wake-up times.
In standby mode, all LVDS data lanes are powered down. The bit clock and frame clock lanes remain enabled to save time to sync again on the receiver side. However, in global power-down mode all lanes are powered down and thus this mode requires more time to wake-up because the bit clock and frame clock lanes must sync again with the receiver device.
The device consists of the following key blocks:
Of all these blocks, only the band-gap and serial interface block are not powered down using the power-down pins or bits. Table 32 lists which blocks in the ADC are powered down using different pins and bits.
NAME | TYPE (Pin or Register) | ADC ANALOG | ADC DIGITAL | LVDS DATA SERIALIZER, BUFFER | LVDS FRAME AND CLOCK SERIALIZER, BUFFER | REFERENCE + ADC CLOCK BUFFER | PLL | CHANNEL |
---|---|---|---|---|---|---|---|---|
PDN_GBL | Pin | Yes(1) | Yes | Yes | Yes | Yes | Yes | All(2) |
GLOBAL_PDN | Register | Yes | Yes | Yes | Yes | Yes | Yes | All |
PDN_FAST | Pin | Yes | Yes | Yes | No | No | No | All |
DIS_LVDS | Register | No | No | Yes | Yes | No | No | All |
PDN_ANA_ADCx | Register | Yes | No | No | No | No | No | Individual |
PDN_DIG_ADCx | Register | No | Yes | No | No | No | No | Individual |
PDN_LVDSx | Register | No | No | Yes | No | No | No | Individual |