JAJSEC1C November 2019 – July 2020 ADS8686S
PRODUCTION DATA
In hardware mode, the logic level of the CHSELx signals during an ongoing conversion determine the channel pair for next conversion. Table 7-7 lists the CHSELx signal decoding information. After a full or partial reset, the CHSELx signal status at the rising edge of the reset signal determines the initial channel pair to sample and convert when the first CONVST signal is available. Set the CHSELx signals to the required channel before CONVST goes from low to high and maintain the status until BUSY goes from high to low, indicating the conversion complete. The device samples the CHSELx status during conversion to select the channel pair for the next conversion. The multiplexer then establishes a relevant connection between the ADC driver of the selected channel and SAR ADC. Figure 7-12 shows a timing diagram of how this mode is selected.
CHANNEL SELECTION INPUT PIN | ANALOG INPUT CHANNELS FOR CONVERSION | ||
---|---|---|---|
CHSEL2 | CHSEL1 | CHSEL0 | |
0 | 0 | 0 | AIN_0A, AIN_0B |
0 | 0 | 1 | AIN_1A, AIN_1B |
0 | 1 | 0 | AIN_2A, AIN_2B |
0 | 1 | 1 | AIN_3A, AIN_3B |
1 | 0 | 0 | AIN_4A, AIN_4B |
1 | 0 | 1 | AIN_5A, AIN_5B |
1 | 1 | 0 | AIN_6A, AIN_6B |
1 | 1 | 1 | AIN_7A, AIN_7B |