JAJSEC1C November 2019 – July 2020 ADS8686S
PRODUCTION DATA
In hardware mode, the sequencer has limited functionality. The sequencer always selects a particular channel pair (for example, AIN_nA and AIN_nB).
In hardware mode, the sequencer is controlled by the SEQEN pin and the CHSEL[2:0] pins. The logic level of the SEQEN pin is latched when RESET transitions from logic low to high after a full reset. Table 7-8 explains the sequencer setting based on the logic state of the SEQEN pin after a full reset. A full reset is required to exit sequencer mode and to setup an alternate configuration.
SEQEN | INTERFACE MODE |
---|---|
0 | Sequencer disabled |
1 | Sequencer enabled |
When the sequencer is enabled, the logic levels of the CHSEL[2:0] pins determine the number of channel pairs selected for the conversion in the sequence. The CHSEL[2:0] pins at the time when RESET is released determine the initial settings for the channels to convert in the first sequence. To reconfigure the sequence channels selected for a conversion thereafter, set the CHSEL[2:0] pins to the required setting for the duration of the BUSY pulse for the final conversion in the sequence. Table 7-9 explains the relationship between the CHSEL[2:0] pin to the channel pairs selected in the sequence. See Figure 7-16 for further timing sequence details.
CHANNEL SELECTION INPUT PIN | ANALOG INPUT CHANNELS FOR SEQUENTIAL CONVERSION | |||
---|---|---|---|---|
CHSEL2 | CHSEL1 | CHSEL0 | ||
0 | 0 | 0 | AIN_0A, AIN_0B only | |
0 | 0 | 1 | AIN_0A, AIN_0B to AIN_1A, AIN_1B | |
0 | 1 | 0 | AIN_0A, AIN_0B to AIN_2A, AIN_2B | |
0 | 1 | 1 | AIN_0A, AIN_0B to AIN_3A, AIN_3B | |
1 | 0 | 0 | AIN_0A, AIN_0B to AIN_4A, AIN_4B | |
1 | 0 | 1 | AIN_0A, AIN_0B to AIN_5A, AIN_5B | |
1 | 1 | 0 | AIN_0A, AIN_0B to AIN_6A, AIN_6B | |
1 | 1 | 1 | AIN_0A, AIN_0B to AIN_7A, AIN_7B |