JAJSFT4C August 2018 – June 2019 ADS9224R , ADS9234R
PRODUCTION DATA.
After power-up or after exiting power-down (a rising edge on PD/RST), the READY signal is set high. After a time of 0.9 ms, this signal goes low, indicating that the device is initialized and the registers can be configured. However, conversions can be performed with the desired accuracy only after a time of tPD-WKUP (see the Specifications section). After power-up, for a zone 1 transfer (see Figure 44), the device starts conversion on the CONVST rising edge and the READY pin remains low during the conversion process. After a time of tDRDY, the conversion process completes, READY is set high, and data can be read by the host. The host can read data by bringing CS high and by providing clocks on SCLK. After CS is brought low, READY is set low.
For a zone 2 transfer, TI recommends masking the READY output by setting the READY_MASK bit in the OUTPUT_DATA_WORD_CFG register.