at TA = 25°C, VDD = 5.5 V,
VDD as reference, gain = 1 ×, 10-bit resolution,
and DAC outputs unloaded (unless otherwise
noted)
![AFE532A3W AFE432A3W Voltage Output INL vs Digital Input Code GUID-20231112-SS0I-WX8G-5PTS-FDXRRWP0MW0V-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-WX8G-5PTS-FDXRRWP0MW0V-low.svg)
Internal reference, gain = 4 × |
Figure 5-4 Voltage Output INL vs Digital Input Code
Figure 5-6 Voltage Output INL vs Temperature![AFE532A3W AFE432A3W Voltage Output DNL vs Digital Input Code GUID-20231112-SS0I-QP7M-HJKH-B2LMW38X0MWS-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-QP7M-HJKH-B2LMW38X0MWS-low.svg)
Internal reference, gain = 4 × |
Figure 5-8 Voltage Output DNL vs Digital Input Code
Figure 5-10 Voltage Output DNL vs Temperature![AFE532A3W AFE432A3W Voltage Output TUE vs Digital Input Code GUID-20231112-SS0I-VQLD-4S5D-VPTXJX43VK2G-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-VQLD-4S5D-VPTXJX43VK2G-low.svg)
Internal reference, gain = 4 × |
Figure 5-12 Voltage Output TUE vs Digital Input Code
Figure 5-14 Voltage Output TUE vs Temperature
Figure 5-16 Voltage Output Offset Error vs
Temperature
Figure 5-18 Voltage Output AC PSRR vs Frequency
Figure 5-20 Voltage Output Code-to-Code Glitch - Falling
Edge![AFE532A3W AFE432A3W Voltage Output Setting Time - Falling
Edge GUID-20231112-SS0I-15RD-MCQT-QQZX3LZ3W4WT-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-15RD-MCQT-QQZX3LZ3W4WT-low.svg)
Full scale to zero scale swing |
Figure 5-22 Voltage Output Setting Time - Falling
Edge
Figure 5-24 Voltage Output Power-Off Glitch
Figure 5-26 Voltage Output Noise Density
Figure 5-28 Voltage Output Flicker Noise
Figure 5-5 Voltage Output INL vs Digital Input Code
Figure 5-7 Voltage Output INL vs Supply Voltage
Figure 5-9 Voltage Output DNL vs Digital Input Code
Figure 5-11 Voltage Output DNL vs Supply Voltage
Figure 5-13 Voltage Output TUE vs Digital Input Code
Figure 5-15 Voltage Output TUE vs Supply Voltage
Figure 5-17 Voltage Output Gain Error vs Temperature
Figure 5-19 Voltage Output Code-to-Code Glitch - Rising
Edge![AFE532A3W AFE432A3W Voltage Output Setting Time - Rising Edge GUID-20231112-SS0I-VDDJ-2K6K-TWPJDDZHT1CH-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-VDDJ-2K6K-TWPJDDZHT1CH-low.svg)
Zero scale to full scale swing |
Figure 5-21 Voltage Output Setting Time - Rising Edge![AFE532A3W AFE432A3W Voltage Output Power-On Glitch GUID-20231112-SS0I-FK7T-WCSX-6S7X1ZM5H9MC-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-FK7T-WCSX-6S7X1ZM5H9MC-low.svg)
DAC in Hi-Z power-down mode |
Figure 5-23 Voltage Output Power-On Glitch![AFE532A3W AFE432A3W Voltage Output Noise Density GUID-20231112-SS0I-KWC7-FK6Q-PGXMZFLKJ8J2-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-KWC7-FK6Q-PGXMZFLKJ8J2-low.svg)
Internal reference, gain = 4 × |
Figure 5-25 Voltage Output Noise Density![AFE532A3W AFE432A3W Voltage Output Flicker Noise GUID-20231112-SS0I-78T8-BMFQ-B27FC7PMPXCN-low.svg](/ods/images/JAJSRL6/GUID-20231112-SS0I-78T8-BMFQ-B27FC7PMPXCN-low.svg)
Internal reference, gain = 4 ×, f = 0.1
Hz to 10 Hz |
Figure 5-27 Voltage Output Flicker Noise