JAJSLP3 june 2023 AFE43902-Q1 , AFE53902-Q1
PRODUCTION DATA
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NO. | NAME | ||
1 | FB0 | Input | Connect this pin to VDD with a pullup resistor. |
2 | AIN0 | Input | Analog input for ADC0. |
3 | NC | — | Not connected. |
4 | NC | — | Not connected. |
5 | NC/SDO | Output | This pin is configurable as SDO. In SDO mode, connect this pin to the I/O voltage with an external pullup resistor. |
6 | SCL/SYNC | Output | I2C serial interface clock or SPI chip select input. Connect this pin to the I/O voltage using an external pullup resistor. |
7 | A0/SDI | Input | Address configuration input for I2C or serial data input for SPI. For the A0 function, connect this pin to VDD, AGND, SDA, or SCL for address configuration. For the SDI function, this pin does not need to be pulled up or pulled down. |
8 | SDA/SCLK/PWM | Input/Output | Bidirectional I2C serial data bus or SPI clock input. Connect this pin to the I/O voltage using an external pullup resistor. This pin acts as the PWM output for multislope thermal foldback. Pull the MODE pin high to enable PWM output. |
9 | NC | — | Not connected. |
10 | NC | — | Not connected. |
11 | OUT1 | Output | For voltage
output, this pin is the analog output from DAC channel 0. In PWM output mode, keep this pin unconnected. |
12 | FB1 | Input | For voltage
output, this pin is the voltage feedback input for DAC channel 0.
Connect this pin to OUT0 for closed-loop amplifier output. In PWM output mode, keep this pin unconnected. |
13 | CAP | Power | External bypass capacitor for the internal LDO. Connect a capacitor (approximately 1.5 μF) between CAP and AGND. |
14 | AGND | Ground | Ground reference point for all circuitry on the device. |
15 | VDD | Power | Supply voltage: 1.8 V to 5.5 V |
16 | VREF/MODE | Input | External reference or interface mode select input. Connect a capacitor (approximately 0.1 μF) between VREF/MODE and AGND. Use a pullup resistor to VDD when the external reference is not used. Make sure that this pin does not ramp up before VDD. In case an external reference is used or when in interface select mode, make sure the reference ramps up after VDD. Pull this pin low to enable I2C or SPI communication. Pull this pin high to enable PWM output. |
Thermal Pad | Thermal Pad | Ground | Connect the thermal pad to AGND. |