SBASB81 December 2024 AFE5401-EP
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
TEMPERATURE | ||||||
TA | Ambient temperature range | –40 | +105 | °C | ||
TJ | Operating junction temperature | +125 | °C | |||
SUPPLIES | ||||||
DRVDD | Output driver supply | 1.7 | 3.6 | V | ||
AVDD3 | 3-V analog supply voltage | 3 | 3.3 | 3.6 | V | |
AVDD18 | 1.8-V analog supply voltage | 1.7 | 1.8 | 1.9 | V | |
DVDD18 | 1.8-V digital supply voltage | 1.7 | 1.8 | 1.9 | V | |
CLOCK INPUT | ||||||
CLKIN | Input clock frequency | Default mode (DIV_EN disabled) | 12.5 | 25 | MHz | |
With DIV_EN, DIV_FRC enabled and DIV_REG = 1 | 25 | 50 | ||||
With DIV_EN, DIV_FRC enabled and DIV_REG = 2 | 37.5 | 75 | ||||
With DIV_EN, DIV_FRC enabled and DIV_REG = 3 | 50 | 100 | ||||
With decimate-by-2 or decimate-by-4 modes enabled (DIV_EN disabled)(1) | 12.5 | 50 | ||||
VCLKINP – VCLKINM | Input clock amplitude differential | Sine wave, ac-coupled | 0.2 | 1.5 | VPP | |
LVPECL, ac-coupled | 0.2 | 1.6 | ||||
LVDS, ac-coupled | 0.2 | 0.7 | ||||
Single-ended CMOS clock on CLKINP with CLKINM connected to AVSS | 1.8 | V | ||||
Input clock duty cycle | 40% | 60% | ||||
DIGITAL OUTPUT | ||||||
CLOAD | Tolerable external load capacitance from each output pin to DRVSS | 5 | pF |