SPRSPA3A March 2024 – September 2024 AM67 , AM67A
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-109 and Figure 6-81 presents switching characteristics for MMC1/MMC2 – UHS-I SDR50 Mode.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMCx_CLK | 100 | MHz | ||
SDR505 | tc(clk) | Cycle time, MMCx_CLK | 10 | ns | |
SDR506 | tw(clkH) | Pulse duration, MMCx_CLK high | 4.45 | ns | |
SDR507 | tw(clkL) | Pulse duration, MMCx_CLK low | 4.45 | ns | |
SDR508 | td(clkL-cmdV) | Delay time, MMCx_CLK rising edge to MMCx_CMD transition | 1.2 | 6.35 | ns |
SDR509 | td(clkL-dV) | Delay time, MMCx_CLK rising edge to MMCx_DAT[3:0] transition | 1.2 | 6.35 | ns |