JAJSEU9B September 2017 – September 2019 BQ25910
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The internal bias circuits are powered from the higher voltage of VBUS and VBAT. When VVBUS rises above VVBUS_UVLOZ, or VBAT rises above VBAT_UVLOZ, the sleep comparator and battery depletion comparator are active. I2C interface is ready for communication and all the registers are reset to default value. The host can access all the registers after POR.