JAJST23 June 2024 BQ41Z50
ADVANCE INFORMATION
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIN | Input voltage range | TS1, TS2, TS3, TS4, VBIAS = VREF1 | –0.2 | 0.8 × VREF1 | V | |
TS1, TS2, TS3, TS4, VBIAS = VREG | –0.2 | 0.8 × VREG | ||||
RNTC_PU | Internal pull-up resistance | TS1, TS2, TS3, TS4, Setting for nominal 18kΩ | 14.4 | 18 | 21.6 | kΩ |
RNTC_TS4_PU (2) | Internal pull-up resistance for TS4 | After trim is loaded | 17 | 18 | 19 | kΩ |
RNTC_PU_DRIFT(1) | Internal pull-up resistance change over temperature | Change over –40°C to +85°C vs value at 25°C for nominal 18kΩ | –200 | 200 | Ω | |
CI (1) | Input capacitance | TS1, TS2, TS3, TS4 | 2 | pF | ||
Ilkg(1) | Input leakage current | TS1, TS2, TS3, TS4 | 1 | 5 | µA |