JAJSRJ8B September 2019 – October 2023 BQ75614-Q1
PRODUCTION DATA
The OT and UT protectors have several operation modes controlled by OTUT_CTRL[OTUT_MODE1:0] and are summarized in Table 8-8. To start the OTUT protectors, the MCU sets OTUT_CTRL[OTUT_GO] = 1.
[OTUT_MOD1:0] | Operation Mode | Description |
---|---|---|
0b00 | Stop OT and UT protectors | Stop OT and UT protectors |
0b01 | Round robin run | The OT and UT protectors are looping through all GPIO inputs. The active GPIO inputs are checked against the OT and UT thresholds (Figure 8-22). The round robin cycle timing is always the same regardless of the number of the active GPIOs. For the inactive GPIO inputs, the digital logic simply ignores the detection outcome. The OT protector detects both OT threshold and OTCB threshold. |
0b10 | OT and UT BIST run (diagnostic use, see Section 8.3.6.4 for details) | A BIST (built-in self-test) cycle on the OT and UT comparators and the detection paths. Temperature (GPIO channels) ADC measurement from the main or AUX ADC and the OT and UT detections through the OTUT protectors are not available during this run. |
0b11 | Single channel run (diagnostic use, see Section 8.3.6.4 for details) | Used for checking the OT and UT DACs. The OT and UT comparator is locked to a single GPIO input channel in this mode. Channel is locked by OTUT_CTRL[OTUT_LOCK2:0]. |