JAJSRJ8B September 2019 – October 2023 BQ75614-Q1
PRODUCTION DATA
Address | 0x030D | |||||||
RW | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | CS_DR[1:0] | LPF_SR_EN | LPF_VCELL _EN | CS_MAIN_GO | CS_MAIN_MODE[1:0] | ||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
CS_DR[1:0] = | Configures the desired single
measurement time of the CS ADC. 00 = 768 µs 01 = 1.536 ms 10 = 3.072 ms 11 = 12.288 ms |
|||||||
LPF_SR_EN = | Enables digital low-pass filter post-ADC conversion. LPF applies to SRP/N measurements only. The cut-off frequency is configured by ADC_CONFIG1[LPF_SR[2:0]. | |||||||
LPF_VCELL_EN = | Enables digital low-pass filter post-ADC conversion. LPF applies to VCELL measurements only. The cut-off frequency is configured by ADC_CONFIG1[LPF_VCELL[2:0]. | |||||||
CS_MAIN_GO = | Starts main ADC conversion. When
this bit is written to 1, all Main ADC inputs are sampled. Once the
Main ADC is started, any change to the Main ADC control setting has
no effect until this bit is written to 1 again. This bit is cleared
to 0 in read. 0 = Ready. Writing 0 has no effect 1 = Start Main ADC This control also applies to the CS ADC.In sleep mode, CS ADC need to be disabled, otherwise, it consumes extra current ICS_ADC |
|||||||
CS_MAIN_MODE[1:0] = | Sets the Main ADC run mode. 00 = Main ADC not running 01 = Single run. Run the main ADC round robin 8 times and then stop 10 = Continuous run. Continuous running the Main ADC round robin until host sends command to stop 11 = Reserved This control also applies to the CS ADC. |