JAJSRJ8B September 2019 – October 2023 BQ75614-Q1
PRODUCTION DATA
Address | 0x0002 | |||||||
NVM | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | NO_ADJ_CB | RSVD | FCOMM_EN | TWO_STOP _EN | NFAULT_EN | RSVD | RSVD |
Reset | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 |
RSVD = | Reserved | |||||||
NO_ADJ_CB = | Indicates the device will not allow an adjacent CB FET to be turned on in manual CB control. If MCU has enabled an adjacent CB FET, device will not start CB even if host sends [BAL_GO] = 1. 0 = Device will allow two adjacent CB FETs to be enabled. 1 = Device will not allow adjacent CB FET to be enabled. | |||||||
RSVD = | Reserved — The bit should leave as default in BQ75614-Q1 since it is a standalone device using UART communication to host system. | |||||||
FCOMM_EN = | Enables the fault state detection through communication in ACTIVE mode. 0 = Disable 1 = Enable | |||||||
TWO_STOP_EN = | Enables two stop bits for the UART in case of severe oscillator error in the host and device. 0 = One STOP bit 1 = Two STOP bits | |||||||
NFAULT_EN = | Enables the NFAULT function. 0 = NFAULT always pulled up 1 = NFAULT pulled low to indicate an unmasked fault is detected. Note: This bit setting does not affect the FAULT_SUMMARY register. | |||||||
RSVD = | Reserved — The bit has no significant impact in BQ75614-Q1 since it is a standalone device which a fault can directly trigger NFAULT pin. | |||||||
RSVD = | Reserved — The bit should leave as default in BQ75614-Q1 since it is a standalone device using UART communication to host system. |