JAJSQ30 june 2023 BQ79616
PRODUCTION DATA
Address | 0x052C | |||||||
Read Only | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | FACT_CRC _DONE | CUST_CRC _DONE | OTUT_RUN | OVUV_RUN | RSVD | AUX_RUN | MAIN_RUN |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
FACT_CRC_DONE = | Indicates the status of the factory CRC state machine. This bit is set when the factory CRC is calculated and verified internally at least once. A read from this register will clear this bit. 0 = Not complete 1 = Complete (cleared on read) | |||||||
CUST_CRC_DONE = | Indicates the status of the customer CRC state machine. This bit is set when the CRC is calculated and compared to the CUST_CRC* registers at least once. A read from this register will clear this bit. 0 = Not complete 1 = Complete (cleared on read) | |||||||
OTUT_RUN = | Shows the status of the OTUT protector comparators. This bit is set when OTUT BIST starts. When BIST is completed or aborted, the device will turn off the OT and UT comparators automatically, and then this bit will be cleared). 0 = off (that is, OTUT is not started or when [OTUT_GO] = 1 and [OTUT_MODE1:0] = 0) 1 = on (that is, when [OTUT_GO] = 1 and [OTUT_MODE1:0] is non-zero) | |||||||
OVUV_RUN = | Shows the status of the OVUV protector comparators. This bit is set when OVUV BIST starts. When BIST is completed or aborted, the device will turn off the OV and UV comparators automatically, and then this bit will be cleared). 0 = off (that is, OVUV is not started or when [OVUV_GO] = 1 and [OVUV_MODE1:0] = 0) 1 = on (that is, when [OVUV_GO] = 1 and [OVUV_MODE1:0] is non-zero) | |||||||
AUX_RUN = | Shows the status of the AUX ADC. 0 = off 1 = on | |||||||
MAIN_RUN = | Shows the status of the Main ADC. 0 = off 1 = on |