JAJSQ30 june 2023 BQ79616
PRODUCTION DATA
Address | 0x0782 | |||||||
Read Only | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | TR_SOF | TR_WAIT | RR_SOF | RR_BYTE _ERR | RR_CRC | ||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
TR_SOF = | Indicates that a UART CLEAR is received while the device is still transmitting data. 0 = No error 1 = Error detected | |||||||
TR_WAIT = | The device is waiting for its turn to transfer a response out
but the action is terminated because either:
0 = No error 1 = Error detected | |||||||
RR_SOF = | Indicates a UART CLEAR is received while receiving the response frame. Response frames on the UART only apply in multidrop mode. 0 = No error 1 = Error detected | |||||||
RR_BYTE_ERR = | Detects any byte error, other than the error in the initialization byte, in the received response frame. All bytes that follow are ignored until a communication CLEAR is received. When a communication frame is ignored, the device will not attempt to detect any communication error in the ignored frame nor counting it as valid/discard in the frame counters. 0 = No error 1 = Error detected | |||||||
RR_CRC = | Detects are CRC error in the received response frame from UART. The frame will be considered as a discarded frame. 0 = No error 1 = Error detected |