JAJSGL1C
September 2016 – May 2021
CC3220R
,
CC3220S
,
CC3220SF
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
機能ブロック図
5
Revision History
6
Device Comparison
6.1
Related Products
7
Terminal Configuration and Functions
7.1
Pin Diagram
7.2
Pin Attributes and Pin Multiplexing
7.2.1
Pin Descriptions
7.3
Signal Descriptions
7.3.1
Signal Descriptions
7.4
Pin Multiplexing
7.5
Drive Strength and Reset States for Analog and Digital Multiplexed Pins
7.6
Pad State After Application of Power to Chip But Before Reset Release
7.7
Connections for Unused Pins
8
Specifications
8.1
Absolute Maximum Ratings
8.2
ESD Ratings
8.3
Power-On Hours (POH)
8.4
Recommended Operating Conditions
8.5
Current Consumption Summary (CC3220R, CC3220S)
8.6
Current Consumption Summary (CC3220SF)
8.7
TX Power and IBAT versus TX Power Level Settings
8.8
Brownout and Blackout Conditions
8.9
Electrical Characteristics (3.3 V, 25°C)
8.10
WLAN Receiver Characteristics
8.11
WLAN Transmitter Characteristics
8.12
WLAN Filter Requirements
8.12.1
WLAN Filter Requirements
8.13
Thermal Resistance Characteristics
8.13.1
Thermal Resistance Characteristics for RGK Package
8.14
Timing and Switching Characteristics
8.14.1
Power Supply Sequencing
8.14.2
Device Reset
8.14.3
Reset Timing
8.14.3.1
nRESET (32-kHz Crystal)
8.14.3.2
First-Time Power-Up and Reset Removal Timing Requirements (32-kHz Crystal)
8.14.3.3
nRESET (External 32-kHz)
8.14.3.3.1
First-Time Power-Up and Reset Removal Timing Requirements (External 32-kHz)
8.14.4
Wakeup From HIBERNATE Mode
8.14.5
Clock Specifications
8.14.5.1
Slow Clock Using Internal Oscillator
8.14.5.1.1
RTC Crystal Requirements
8.14.5.2
Slow Clock Using an External Clock
8.14.5.2.1
External RTC Digital Clock Requirements
8.14.5.3
Fast Clock (Fref) Using an External Crystal
8.14.5.3.1
WLAN Fast-Clock Crystal Requirements
8.14.5.4
Fast Clock (Fref) Using an External Oscillator
8.14.5.4.1
External Fref Clock Requirements (–40°C to +85°C)
8.14.6
Peripherals Timing
8.14.6.1
SPI
8.14.6.1.1
SPI Master
8.14.6.1.1.1
SPI Master Timing Parameters
8.14.6.1.2
SPI Slave
8.14.6.1.2.1
SPI Slave Timing Parameters
8.14.6.2
I2S
8.14.6.2.1
I2S Transmit Mode
8.14.6.2.1.1
I2S Transmit Mode Timing Parameters
8.14.6.2.2
I2S Receive Mode
8.14.6.2.2.1
I2S Receive Mode Timing Parameters
8.14.6.3
GPIOs
8.14.6.3.1
GPIO Output Transition Time Parameters (Vsupply = 3.3 V)
8.14.6.3.1.1
GPIO Output Transition Times (Vsupply = 3.3 V) (1) (1)
8.14.6.3.2
GPIO Output Transition Time Parameters (Vsupply = 1.85 V)
8.14.6.3.2.1
GPIO Output Transition Times (Vsupply = 1.85 V) (1) (1)
8.14.6.3.3
GPIO Input Transition Time Parameters
8.14.6.3.3.1
GPIO Input Transition Time Parameters'
8.14.6.4
I2C
8.14.6.4.1
I2C Timing Parameters (1)
8.14.6.5
IEEE 1149.1 JTAG
8.14.6.5.1
JTAG Timing Parameters
8.14.6.6
ADC
8.14.6.6.1
ADC Electrical Specifications
8.14.6.7
Camera Parallel Port
8.14.6.7.1
Camera Parallel Port Timing Parameters
8.14.6.8
UART
8.14.6.9
SD Host
8.14.6.10
Timers
9
Detailed Description
9.1
Arm® Cortex®-M4 Processor Core Subsystem
9.2
Wi-Fi Network Processor Subsystem
9.2.1
WLAN
9.2.2
Network Stack
9.3
Security
9.4
Power-Management Subsystem
9.4.1
VBAT Wide-Voltage Connection
9.4.2
Preregulated 1.85-V Connection
9.5
Low-Power Operating Mode
9.6
Memory
9.6.1
External Memory Requirements
9.6.2
Internal Memory
9.6.2.1
SRAM
9.6.2.2
ROM
9.6.2.3
Flash Memory
9.6.2.4
Memory Map
9.7
Restoring Factory Default Configuration
9.8
Boot Modes
9.8.1
Boot Mode List
10
Applications, Implementation, and Layout
10.1
Application Information
10.1.1
Typical Application —CC3220x Wide-Voltage Mode
10.1.2
Typical Application Schematic—CC3220x Preregulated, 1.85-V Mode
10.2
PCB Layout Guidelines
10.2.1
General PCB Guidelines
10.2.2
Power Layout and Routing
10.2.2.1
Design Considerations
10.2.3
Clock Interfaces
10.2.4
Digital Input and Output
10.2.5
RF Interface
11
Device and Documentation Support
11.1
Development Tools and Software
11.2
Firmware Updates
11.3
Device Nomenclature
11.4
Documentation Support
11.5
サポート・リソース
11.6
Trademarks
11.7
Electrostatic Discharge Caution
11.8
Export Control Notice
11.9
Glossary
12
Mechanical, Packaging, and Orderable Information
12.1
Packaging Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RGK|64
MPQF273C
サーマルパッド・メカニカル・データ
RGK|64
QFND565B
発注情報
jajsgl1c_oa
jajsgl1c_pm
8.14.6.2.1.1
I2S Transmit Mode Timing Parameters
PARAMETER
NUMBER
MIN
MAX
UNIT
T1
f
clk
(1)
Clock frequency
9.216
MHz
T2
t
LP
(1)
Clock low period
1/2 fclk
ns
T3
t
HT
(1)
Clock high period
1/2 fclk
ns
T4
t
OH
(1)
TX data hold time
22
ns
(1)
Timing parameter assumes a maximum load of 20 pF.