JAJSG42I May 2009 – September 2018 CC430F5133 , CC430F5135 , CC430F5137 , CC430F6125 , CC430F6126 , CC430F6127 , CC430F6135 , CC430F6137
PRODUCTION DATA.
Figure 4-1 shows the pinout for the CC430F613x devices in the 64-pin RGC package.
CAUTION:
The LCDCAP/R33 must be connected to VSS if not used.NOTE:
The secondary digital functions on ports P1, P2, and P3 are fully mappable. This pinout shows only the default mapping. See Table 6-6 for details.Figure 4-2 shows the pinout for the CC430F612x devices in the 64-pin RGC package.
CAUTION:
The LCDCAP/R33 must be connected to VSS if not used.NOTE:
The secondary digital functions on ports P1, P2, and P3 are fully mappable. This pinout shows only the default mapping. See Table 6-6 for details.Figure 4-3 shows the pinout for the CC430F513x devices in the 48-pin RGZ package.
NOTE:
The secondary digital functions on ports P1, P2, and P3 are fully mappable. This pinout shows only the default mapping. See Table 6-6 for details.