JAJSG42I May 2009 – September 2018 CC430F5133 , CC430F5135 , CC430F5137 , CC430F6125 , CC430F6126 , CC430F6127 , CC430F6135 , CC430F6137
PRODUCTION DATA.
Figure 6-8 shows the port diagram. Table 6-49 summarizes the selection of the pin functions.
PIN NAME (P4.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | ||
---|---|---|---|---|---|
P4DIR.x | P4SEL.x | LCDS2 to LCDS9 | |||
P4.0/P4MAP0/S2 | 0 | P4.0 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S2 | X | X | 1 | ||
P4.1/P4MAP1/S3 | 1 | P4.1 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S3 | X | X | 1 | ||
P4.2/P4MAP7/S4 | 2 | P4.2 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S4 | X | X | 1 | ||
P4.3/P4MAP3/S5 | 3 | P4.3 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S5 | X | X | 1 | ||
P4.4/P4MAP4/S6 | 4 | P4.4 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S6 | X | X | 1 | ||
P4.5/P4MAP5/S7 | 5 | P4.5 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S7 | X | X | 1 | ||
P4.6/P4MAP6/S8 | 6 | P4.6 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S8 | X | X | 1 | ||
P4.7/P4MAP7/S9 | 7 | P4.7 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S9 | X | X | 1 |