JAJSG42I May 2009 – September 2018 CC430F5133 , CC430F5135 , CC430F5137 , CC430F6125 , CC430F6126 , CC430F6127 , CC430F6135 , CC430F6137
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VCC | Supply voltage range applied at all DVCC and AVCC pins(1) during program execution and flash programming with PMM default settings, Radio is not operational with PMMCOREVx = 0 or 1(3)(4) | PMMCOREVx = 0
(default after POR) |
1.8 | 3.6 | V | |
PMMCOREVx = 1 | 2.0 | 3.6 | ||||
Supply voltage range applied at all DVCC and AVCC pins(1) during program execution, flash programming, and radio operation with PMM default settings(3)(4) | PMMCOREVx = 2 | 2.2 | 3.6 | |||
PMMCOREVx = 3 | 2.4 | 3.6 | ||||
Supply voltage range applied at all DVCC and AVCC pins(1) during program execution, flash programming and radio operation with PMMCOREVx = 2, high-side SVS level lowered (SVSHRVL = SVSMHRRL = 1) or high-side SVS disabled (SVSHE = 0)(3)(4)(5) | PMMCOREVx = 2,
SVSHRVLx = SVSHRRRLx = 1 or SVSHE = 0 |
2.0 | 3.6 | |||
VSS | Supply voltage applied at the exposed die attach VSS and AVSS pin | 0 | V | |||
TA | Operating free-air temperature | –40 | 85 | °C | ||
TJ | Operating junction temperature | –40 | 85 | °C | ||
CVCORE | Recommended capacitor at VCORE(2) | 470 | nF | |||
CDVCC/ CVCORE | Capacitor ratio of capacitor at DVCC to capacitor at VCORE | 10 | ||||
fSYSTEM | Processor (MCLK) frequency(6) (see Figure 5-1) | PMMCOREVx = 0
(default condition) |
0 | 8 | MHz | |
PMMCOREVx = 1 | 0 | 12 | ||||
PMMCOREVx = 2 | 0 | 16 | ||||
PMMCOREVx = 3 | 0 | 20 | ||||
PINT | Internal power dissipation | VCC × IDVCC | W | |||
PIO | I/O power dissipation of I/O pins powered by DVCC | (VCC – VIOH) × IIOH + VIOL × IIOL | W | |||
PMAX | Maximum allowed power dissipation, PMAX > PIO + PINT | (TJ – TA) / θJA | W |