JAJSI27A October 2019 – December 2019 DAC11001A , DAC81001 , DAC91001
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
fSCLK | SCLK frequency, 1.7 V ≤ IOVDD < 2.7 V | 20 | MHz | ||
SCLK frequency, 2.7 V ≤ IOVDD ≤ 5.5 V | 25 | ||||
tSCLKHIGH | SCLK high time, 1.7 V ≤ IOVDD < 2.7 V | 25 | ns | ||
SCLK high time, 2.7 V ≤ IOVDD ≤ 5.5 V | 20 | ||||
tSCLKLOW | SCLK low time, 1.7 V ≤ IOVDD < 2.7 V | 25 | ns | ||
SCLK low time, 2.7 V ≤ IOVDD ≤ 5.5 V | 20 | ||||
tSDIS | SDI setup, 1.7 V ≤ IOVDD < 2.7 V | 21 | ns | ||
SDI setup, 2.7 V ≤ IOVDD ≤ 5.5 V | 16 | ||||
tSDIH | SDI hold, 1.7 V ≤ IOVDD < 2.7 V | 21 | ns | ||
SDI hold, 2.7 V ≤ IOVDD ≤ 5.5 V | 16 | ||||
tCSS | SYNC falling edge to SCLK falling edge, 1.7 V ≤ IOVDD < 2.7 V | 41 | ns | ||
SYNC falling edge to SCLK falling edge, 2.7 V ≤ IOVDD ≤ 5.5 V | 36 | ||||
tCSH | SCLK falling edge to SYNC rising edge, 1.7 V ≤ IOVDD < 2.7 V | 25 | ns | ||
SCLK falling edge to SYNC rising edge, 2.7 V ≤ IOVDD ≤ 5.5 V | 20 | ||||
tCSHIGH | SYNC high time, 1.7 V ≤ IOVDD < 2.7 V | 100 | ns | ||
SYNC high time, 2.7 V ≤ IOVDD ≤ 5.5 V | 100 | ||||
tCSIGNORE | SCLK falling edge to SYNC ignore, 1.7 V ≤ IOVDD < 2.7 V | 10 | ns | ||
SCLK falling edge to SYNC ignore, 2.7 V ≤ IOVDD ≤ 5.5 V | 5 | ||||
tLDACSL | Synchronous update: SYNC rising edge to LDAC falling edge, 1.7 V ≤ IOVDD < 2.7 V | 100 | ns | ||
Synchronous update: SYNC rising edge to LDAC falling edge, 2.7 V ≤ IOVDD ≤ 5.5 V | 100 | ||||
tLDACW | LDAC low time, 1.7 V ≤ IOVDD < 2.7 V | 40 | ns | ||
LDAC low time, 2.7 V ≤ IOVDD ≤ 5.5 V | 40 | ||||
tCLRW | CLR low time, 1.7 V ≤ IOVDD < 2.7 V | 40 | ns | ||
CLR low time, 2.7 V ≤ IOVDD ≤ 5.5 V | 40 |