JAJSCY4D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
W0C | W0C | W0C | W0C | W0C | W0C | W0C | W0C |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
W0C | W0C | W0C | W0C | W0C | W0C | W0C | W0C |
LEGEND: R/W = Read/Write; R = Read only; W0C = Write 0 to clear bit; -n = value after reset; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:13 | Reserved | W0C | 0 | Reserved |
12 | ALM_SYSREF_ERR | W0C | Alarm caused when the sysref is placed at an incorrect location | |
11 | ALM_FROM_SHORTTEST | W0C | This is the alarm from JESD during the SHORT TEST checking. | |
10:7 | ALM_PAP | W0C | 0x0 | The alarms from the PAP blocks indicated which PAP was triggered. bit0 = PAPA bit1 = PAPB bit2 = PAPC bit3 = PAPD |
6:2 | Reserved | W0C | 0x0 | Reserved |
1 | ALM_DIV192_ZERO | W0C | 0 | This is asserted if the clkdiv192 in the CDRV_SER shift register is all zeros. |
0 | Not Used | W0C | 0 | Not Used |