JAJSCY4D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | LVDS_LOPWRB | R/W | 0 | LVDS Output current control LSB; allows output current to be scaled from ~2 mA to ~4 mA |
14 | LVDS_LOPWRA | R/W | 0 | LVDS Output current control MSB; allows output current to be scaled from ~2 mA to ~4 mA |
13 | LVDS_LPSEL | R/W | 0 | SYNC LVDS output on chip termination control; 100 Ω when cleared; 200 Ω Output current settings for the combination of bits 15:13 110 = 4.00 mA 010 = 3.50 mA 100 = 3.00 mA 000 = 2.50 mA – Default current 111 = 4.00 mA 011 = 3.33 mA 101 = 2.66 mA 001 = 2.00 mA |
12 | LVDS_EFUSE_SEL | R/W | 0 | Enable LVDS bias bandgap reference voltage to the ATEST multiplexer. |
11:10 | LVDS_TRIM | R/W | 00 | Adjusts the LVDS 1.2 V reference. LVDS_TRIM_ENA must be set and LVDS_EFUSE_SEL must be cleared for these bits to have any effect. 10 +70 mV 00 -70 mV 01 default 11 -20 mV. |
9 | LVDS_TRIM_ENA | R/W | 0 | When set and LVDS_EFUSE_SEL is cleared; the LVDS_TRIM adjustment is enabled. When cleared; the LVDS_TRIM has no effect. |
8 | LVDS_SYNC0\_PD | R/W | 0 | The SYNC0 LVDS output is in power down. |
7 | Reserved | R/W | 0 | Reserved |
6 | LVDS_SYNC0\_CM | R/W | 0 | SYNC0 LVDS output common mode is 1.2 V when cleared; 0.9 V when set. |
5:0 | Reserved | R/W | 0x00 | Reserved |