JAJSCY4D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | Reserved | R/W | 0 | Reserved |
14:12 | TESTPATT | R/W | 000 | Test pattern |
11 | BSINRXN | R/W | 0 | Enable boundary scan - pins |
10 | BSINRXP | R/W | 0 | Enable boundary scan + pins |
9:8 | Reserved | R/W | 00 | Reserved |
7 | ENOC | R/W | 1 | Enable Serdes offset compensation |
6 | EQHLD | R/W | 0 | Equalizer hold |
5:3 | EQ | R/W | 001 | Serdes equalizer |
2:0 | CDR | R/W | 000 | Clock data recovery algorithm settings |