JAJSCY4D December 2016 – December 2023 DAC38RF80 , DAC38RF83 , DAC38RF84 , DAC38RF85 , DAC38RF90 , DAC38RF93
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | x |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:9 | Reserved | RW | 0000000 | Reserved |
8 | VBGR_SLEEP | RW | 0 | Turns off the 'bandgap-over-R' bias |
7 | Reserved | RW | 0 | Reserved |
6 | TSENSE_SLEEP | RW | 0 | Turns off the temperature sensor |
5 | PLL_SLEEP | RW | 1 | Puts the PLL into sleep mode (FUSE Controlled) |
4 | CLKRECV_SLEEP | RW | 0 | When asserted the clock input receiver gets put into sleep mode. This also affects the FIFO_OSTR receiver as well. |
3 | DACA_SLEEP | RW | 0 | Puts the DACA into sleep mode |
2 | DACB_SLEEP | RW | 0 | Puts the DACB into sleep mode |
1 | CLK_TX_SLEEP | RW | 1 | When asserted the PLL TX clock output is in low power mode. |
0 | Reserved | RW | 0 | Reserved |