JAJSRY8A November 2023 – March 2024 DAC39RF12 , DAC39RFS12
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DC ACCURACY | ||||||
BITS | DAC core resolution | 16 | bits | |||
DNL | Differential nonlinearity | ±2.2 | LSB | |||
INL | Integral nonlinearity | ±9 | LSB | |||
DAC ANALOG OUTPUT (DACOUTA+, DACOUTA–, DACOUTB+, DACOUTB–) | ||||||
IFS_SWITCH | Switched full scale output current | 3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B= 0xF and FINE_CUR_A / FINE_CUR_B = default, CUR_2X_EN = 1 | 41 | mA | ||
3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B= 0xF and FINE_CUR_A / FINE_CUR_B = default | 20.5 | |||||
3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B = 0x0 and FINE_CUR_A / FINE_CUR_B = default, CUR_2X_EN = 1 | 11 | |||||
3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B = 0x0 and FINE_CUR_A / FINE_CUR_B = default | 5.5 | |||||
ISTATIC | Static output current per pin | 3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B = 0xF and FINE_CUR_A / FINE_CUR_B = default | 4.8 | mA | ||
IFSDRIFT | Full scale output current temperature drift | 3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B = 0xF and FINE_CUR_A / FINE_CUR_B = default | -8.6 | uA/℃ | ||
-0.3 | PPM/℃ | |||||
IFSERROR | Full scale current error | 3.6-kΩ resistor from RBIAS+ to RBIAS-, COARSE_CUR_A / COARSE_CUR_B = 0xF and FINE_CUR_A / FINE_CUR_B = default | ±0.1 | % | ||
IMIDOFFERR | Mid Code Offset Error | Mid Code offset | ±0.02 | %FSR | ||
VCOMP | Output compliance voltage range | Measured from DACOUTA+, DACOUTA–, DACOUTB+ or DACOUTB– to AGND | VDDA18A/B - 0.5 | VDDA18A/B + 0.5 | V | |
COUT | Output capacitance | Single-ended capacitance to ground | 0.25 | pF | ||
RTERM | Output differential termination resistance | 102 | Ω | |||
RTERMDRIFT | Output differential termination resistance temperature coeff | –9.6 | mΩ/℃ | |||
–42 | PPM/℃ | |||||
CLOCK AND SYSREF INPUTS (CLK+, CLK-, SYSREF+, SYSREF-) | ||||||
RT | Internal differential termination resistance | 100 | Ω | |||
CIN | Internal differential input capacitance | 0.5 | pF | |||
REFERENCE VOLTAGE | ||||||
VREF | Reference output voltage | 0.9 | V | |||
VREF-DRIFT | Absolute Value of Reference output voltage drift over temperature | 45 | ppm/°C | |||
IREF | Maximum reference output current sourcing capability for EXTREF ball with internal reference | 100 | nA | |||
JESD204C SERDES INTERFACE ([15:0]SRX+/-) | ||||||
VSRDIFF | SerDes Receiver Input Amplitude | 50 | 1200 | mVppdiff | ||
VSRCOM | SerDes Input Common Mode | Internal AC coupled | ||||
ZSRdiff | SerDes Internal Differential Termination | 100 | Ω | |||
CMOS INTERFACE (ALARM, SCLK, SCS, SDI, SDO, RESET, FRDI[0:3], FRCLK, FRCS, SYNC, TXENABLE[0:1]) | ||||||
IIH | High level input current (with pulldowns) | SCANEN(1) | 200 | uA | ||
IIH | High level input current (without pulldowns) | SCS, RESET, FRCS, TXEN[0:1], FRDI[0:3], FRCLK, SDI, SCLK(1) | 2 | uA | ||
IIL | Low level input current (with pullups) | SCS, RESET, FRCS, TXEN[0:1](1) | –200 | uA | ||
IIL | Low level input current (without pullups) | SCANEN, FRDI[0:3], FRCLK, SDI, SCLK(1) | –3 | uA | ||
CI | Input capacitance | Input capacitance | 3 | pF | ||
VIH | High level input voltage | SCLK, SCS, SDI, RESET, FRDI[0:3], FRCLK, FRCS, SCANEN, TXEN[0:1] | 0.7 x VDDIO18 |
V | ||
VIL | Low level input voltage | 0.3 x VDDIO18 |
V | |||
VOH | High level output voltage | ALARM, SDO, SYNC, ILOAD = –400 uA | 1.55 | V | ||
VOL | Low level output voltage | ALARM, SDO, SYNC, ILOAD = 400 uA | 0.2 | V | ||
TEMPERATURE SENSOR | ||||||
Res | Resolution | 1 | ℃/LSB | |||
Range | Digital Range | -50 | 150 | ℃ | ||
TERROR | Temperature Error | TA = 25℃, device powered down except for temperature sensor and SPI interface | ±5 | ℃ |