JAJSUV8 June 2024 DAC80516
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
NOP[15:0] | |||||||
W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
NOP[15:0] | |||||||
W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | NOP[15:0] | W | 0h | No Operation (NOP). |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
CHIP_ID[15:0] | |||||||
R-85h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHIP_ID[15:0] | |||||||
R-16h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | CHIP_ID[15:0] | R | 8516h | Device Chip ID. Device Chip ID loaded from OTP. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VERSION_ID[2:0] | ||||||
R-0h | R-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:3 | RESERVED | R | 0h | |
2:0 | VERSION_ID[2:0] | R | 0h | Device Version ID. Device Version ID loaded from OTP. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OUT15_PWDWN | OUT14_PWDWN | OUT13_PWDWN | OUT12_PWDWN | OUT11_PWDWN | OUT10_PWDWN | OUT9_PWDWN | OUT8_PWDWN |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OUT7_PWDWN | OUT6_PWDWN | OUT5_PWDWN | OUT4_PWDWN | OUT3_PWDWN | OUT2_PWDWN | OUT1_PWDWN | OUT0_PWDWN |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OUT15_PWDWN | R/W | 1h | OUT15 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
14 | OUT14_PWDWN | R/W | 1h | OUT14 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
13 | OUT13_PWDWN | R/W | 1h | OUT13 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
12 | OUT12_PWDWN | R/W | 1h | OUT12 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
11 | OUT11_PWDWN | R/W | 1h | OUT11 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
10 | OUT10_PWDWN | R/W | 1h | OUT10 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
9 | OUT9_PWDWN | R/W | 1h | OUT9 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
8 | OUT8_PWDWN | R/W | 1h | OUT8 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
7 | OUT7_PWDWN | R/W | 1h | OUT7 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
6 | OUT6_PWDWN | R/W | 1h | OUT6 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
5 | OUT5_PWDWN | R/W | 1h | OUT5 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
4 | OUT4_PWDWN | R/W | 1h | OUT4 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
3 | OUT3_PWDWN | R/W | 1h | OUT3 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
2 | OUT2_PWDWN | R/W | 1h | OUT2 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
1 | OUT1_PWDWN | R/W | 1h | OUT1 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
0 | OUT0_PWDWN | R/W | 1h | OUT0 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OUT_QUAD3_GAIN | OUT_QUAD2_GAIN | OUT_QUAD1_GAIN | OUT_QUAD0_GAIN | |||
R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:4 | RESERVED | R | 0h | |
3 | OUT_QUAD3_GAIN | R/W | 0h | QUAD-3 VREF Gain. VREF gain setting for OUT12, OUT13, OUT14, OUT15. 0h = This group of DACs is in 0V – 1 × VREF output range 1h = This group of DACs is in 0V – 2 × VREF output range |
2 | OUT_QUAD2_GAIN | R/W | 0h | QUAD-2 VREF Gain. VREF gain setting for OUT8, OUT9, OUT10, OUT11. 0h = This group of DACs is in 0V – 1 × VREF output range 1h = This group of DACs is in 0V – 2 × VREF output range |
1 | OUT_QUAD1_GAIN | R/W | 0h | QUAD-1 VREF Gain. VREF gain setting for OUT4, OUT5, OUT6, OUT7. 0h = This group of DACs is in 0V – 1 × VREF output range 1h = This group of DACs is in 0V – 2 × VREF output range |
0 | OUT_QUAD0_GAIN | R/W | 0h | QUAD-0 VREF Gain. VREF gain setting for OUT0, OUT1, OUT2, OUT3. 0h = This group of DACs is in 0V – 1 × VREF output range 1h = This group of DACs is in 0V – 2 × VREF output range |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
LDAC_ OUT15_OUT14 |
LDAC_ OUT13_OUT12 |
LDAC_ OUT11_OUT10 |
LDAC_ OUT9_OUT8 |
LDAC_ OUT7_OUT6 |
LDAC_ OUT5_OUT4 |
LDAC_ OUT3_OUT2 |
LDAC_ OUT1_OUT0 |
W-0h | W-0h | W-0h | W-0h | W-0h | W-0h | W-0h | W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SOFT_RST[3:0] | ||||||
R-0h | W-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | LDAC_OUT15_OUT14 | W | 0h | Software DAC trigger. Transfers DAC data from OUT15 and OUT14 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
14 | LDAC_OUT13_OUT12 | W | 0h | Software DAC trigger. Transfers DAC data from OUT13 and OUT12 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
13 | LDAC_OUT11_OUT10 | W | 0h | Software DAC trigger. Transfers DAC data from OUT11 and OUT10 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
12 | LDAC_OUT9_OUT8 | W | 0h | Software DAC trigger. Transfers DAC data from OUT9 and OUT8 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
11 | LDAC_OUT7_OUT6 | W | 0h | Software DAC trigger. Transfers DAC data from OUT7 and OUT6 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
10 | LDAC_OUT5_OUT4 | W | 0h | Software DAC trigger. Transfers DAC data from OUT5 and OUT4 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
9 | LDAC_OUT3_OUT2 | W | 0h | Software DAC trigger. Transfers DAC data from OUT3 and OUT2 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
8 | LDAC_OUT1_OUT0 | W | 0h | Software DAC trigger. Transfers DAC data from OUT1 and OUT0 buffer registers to active registers on channels that are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. |
7:4 | RESERVED | R | 0h | |
3:0 | SOFT_RST[3:0] | W | 0h | Software device reset. Ah = Software Reset. Executes a full power-on-reset. Resets the device and all registers to the default power-on-reset state. Auto clears with execution. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | A write to this register sets all DAC buffer and active register values to the specified code on output channels for which the broadcast enable bit is set. Otherwise, that channel's buffer and active registers are unchanged. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-40h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GDAC_SC_STS | ||||||
R-04h | R-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:1 | RESERVED | R | 2004h | |
0 | GDAC_SC_STS | R | 0h | Global DAC short circuit status. Global DAC short circuit status bit. This bit is the OR function of all DACn_SC_STS bits. DACn_SC_STS bits are located in DAC_STATUS register having one bit per DAC. 0h = No DAC output channels are in a short-circuit condition 1h = At least one DAC output channel is in a short-circuit condition |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FSDO | SDO_EN | |||||
R-0h | R/W-0h | R/W-0h | |||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:2 | RESERVED | R | 0h | |
1 | FSDO | R/W | 0h | Fast SDO. Allows faster SPI bus speeds by sending the SDO data out one SCLK half-cycle earlier. SDI latching edge is always SCLK falling edge regardless of this setting. FSDO is ignored when SDO_EN is disabled. 0h = SDO drives MSB when chip select goes low and then updates on each SCLK rising edge (opposite edge of SDI latching edge). 1h = SDO drives MSB when chip select goes low and then updates on each SCLK falling edge (same edge as SDI latching edge) |
0 | SDO_EN | R/W | 0h | SDO enable. Enable the SDO pin driver. When enabled, SDO is enabled for read and writes whenever SPI chip-select pin is low. SDO is always disabled in I2C mode regardless of this bit setting. 0h = SDO disabled 1h = SDO enabled during read and write operations |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | FLEXIO_OUT_POL | FLEXIO_OUT_ODE | RESERVED | REF_PWDWN | RESERVED | FLEXIO_FUNC | |
R-0h | R/W-0h | R/W-1h | R-0h | R/W-1h | R-0h | R/W-0h | |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:6 | RESERVED | R | 0h | |
5 | FLEXIO_OUT_POL | R/W | 0h | FLEXIO pin polarity. Set the FLEXIO pin output active state (when pin is configured as GPIO). 0h = FLEXIO digital pin outputs 0V if GPIO_DATA is set to 0x00h, and VIO if GPIO_DATA is set to 0x01h 1h = FLEXIO digital pin outputs VIO if GPIO_DATA is set to 0x00h, and 0V if GPIO_DATA is set to 0x01h |
4 | FLEXIO_OUT_ODE | R/W | 1h | FLEXIO open drain enable. Set the FLEXIO pin drive mode (when pin is configured as GPIO). Do not raise pin above the absolute maximum ratings with respect to VIO voltage. Bit is ignored if pin is not configured as a digital output. 0h = FLEXIO pin output is push-pull 1h = FLEXIO pin output is open-drain |
3 | RESERVED | R | 0h | |
2 | REF_PWDWN | R/W | 1h | Disable internal reference. Set to enable or disable the internal voltage reference. 0h = Internal reference enabled 1h = Internal reference disabled |
1 | RESERVED | R | 0h | |
0 | FLEXIO_FUNC | R/W | 0h | FLEXIO pin function. Sets the function of FLEXIO pin. 0h = GPIO. In this mode, the pin operates as a GPIO and the GPIO_DATA register is used to support GPIO functionality. 1h = CLEAR pin. In this mode, the pin operates as an active-low DAC Clear input pin. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OUT15_ SYNC_EN |
OUT14_ SYNC_EN |
OUT13_ SYNC_EN |
OUT12_ SYNC_EN |
OUT11_ SYNC_EN |
OUT10_ SYNC_EN |
OUT9_ SYNC_EN |
OUT8_ SYNC_EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OUT7_ SYNC_EN |
OUT6_ SYNC_EN |
OUT5_ SYNC_EN |
OUT4_ SYNC_EN |
OUT3_ SYNC_EN |
OUT2_ SYNC_EN |
OUT1_ SYNC_EN |
OUT0_ SYNC_EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OUT15_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
14 | OUT14_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
13 | OUT13_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
12 | OUT12_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
11 | OUT11_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
10 | OUT10_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
9 | OUT9_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
8 | OUT8_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
7 | OUT7_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
6 | OUT6_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
5 | OUT5_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
4 | OUT4_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
3 | OUT3_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
2 | OUT2_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
1 | OUT1_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
0 | OUT0_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OUT15_ BCAST_EN |
OUT14_ BCAST_EN |
OUT13_ BCAST_EN |
OUT12_ BCAST_EN |
OUT11_ BCAST_EN |
OUT10_ BCAST_EN |
OUT9_ BCAST_EN |
OUT8_ BCAST_EN |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OUT7_ BCAST_EN |
OUT6_ BCAST_EN |
OUT5_ BCAST_EN |
OUT4_ BCAST_EN |
OUT3_ BCAST_EN |
OUT2_ BCAST_EN |
OUT1_ BCAST_EN |
OUT0_ BCAST_EN |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OUT15_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
14 | OUT14_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
13 | OUT13_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
12 | OUT12_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
11 | OUT11_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
10 | OUT10_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
9 | OUT9_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
8 | OUT8_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
7 | OUT7_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
6 | OUT6_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
5 | OUT5_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
4 | OUT4_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
3 | OUT3_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
2 | OUT2_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
1 | OUT1_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
0 | OUT0_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OUT15_ SW_CLR |
OUT14_ SW_CLR |
OUT13_ SW_CLR |
OUT12_ SW_CLR |
OUT11_ SW_CLR |
OUT10_ SW_CLR |
OUT9_ SW_CLR |
OUT8_ SW_CLR |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OUT7_ SW_CLR |
OUT6_ SW_CLR |
OUT5_ SW_CLR |
OUT4_ SW_CLR |
OUT3_ SW_CLR |
OUT2_ SW_CLR |
OUT1_ SW_CLR |
OUT0_ SW_CLR |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OUT15_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
14 | OUT14_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
13 | OUT13_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
12 | OUT12_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
11 | OUT11_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
10 | OUT10_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
9 | OUT9_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
8 | OUT8_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
7 | OUT7_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
6 | OUT6_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
5 | OUT5_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
4 | OUT4_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
3 | OUT3_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
2 | OUT2_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
1 | OUT1_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
0 | OUT0_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OUT15_ HW_CLR_MASK |
OUT14_ HW_CLR_MASK |
OUT13_ HW_CLR_MASK |
OUT12_ HW_CLR_MASK |
OUT11_ HW_CLR_MASK |
OUT10_ HW_CLR_MASK |
OUT9_ HW_CLR_MASK |
OUT8_ HW_CLR_MASK |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OUT7_ HW_CLR_MASK |
OUT6_ HW_CLR_MASK |
OUT5_ HW_CLR_MASK |
OUT4_ HW_CLR_MASK |
OUT3_ HW_CLR_MASK |
OUT2_ HW_CLR_MASK |
OUT1_ HW_CLR_MASK |
OUT0_ HW_CLR_MASK |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OUT15_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
14 | OUT14_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
13 | OUT13_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
12 | OUT12_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
11 | OUT11_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
10 | OUT10_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
9 | OUT9_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
8 | OUT8_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
7 | OUT7_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
6 | OUT6_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
5 | OUT5_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
4 | OUT4_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
3 | OUT3_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
2 | OUT2_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
1 | OUT1_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
0 | OUT0_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin.
0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | A write to this register sets all DAC clear code register values to the specified code on output channels for which the broadcast enable bit is set. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VDD_ COLLAPSE_ FLAG |
RSTPIN_ FLAG |
VIO_ FLAG |
PORBASE_ FLAG |
|||
R-0h | W-1h | W-1h | W-1h | W-1h | |||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
4 | VDD_COLLAPSE_FLAG | W | 1h | Write to 0 to detect a VDD collapse event, at which time this flag is automatically set to 1. VDD collapse occurs when VDD reaches to within 1V of the VREF voltage. |
3 | RSTPIN_FLAG | W | 1h | Write to 0 to detect a RESET pin reset event, at which time this flag is automatically set to 1. |
2 | VIO_FLAG | W | 1h | Write to 0 to detect a VIO reset event, at which time this flag is automatically set to 1. VIO reset event occurs as a result of VIO dropping to less than the POR threshold voltage. |
1 | PORBASE_FLAG | W | 1h | Write to 0 to detect a POR-base reset event, at which time this flag is automatically set to 1. A POR-base reset event occurs as a result of VDD dropping to less than the POR threshold voltage. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT0 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT1 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT2 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT3 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT4 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT5 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT6 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT7 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT8 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT9 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT10 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT11 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT12 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT13 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT14 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT15 buffer register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT0 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT1 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT2 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT3 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT4 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT5 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT6 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT7 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT8 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT9 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT10 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT11 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT12 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT13 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT14 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
DATA[15:0] | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DATA[15:0] | |||||||
R/W-0h | |||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:0 | DATA[15:0] | R/W | 0h | Code for OUT15 clear register, unipolar straight binary format. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO | ||||||
R-0h | R/W-1h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:1 | RESERVED | R | 0h | |
0 | GPIO | R/W | 1h | GPIO bit. For write operation, the GPIO pin operates as an output. Write a 1 to set the corresponding GPIO pin to either high impedance (FLEXIO_OUT_ODE=1) or logic 1 (FLEXIO_OUT_ODE=0). Write a 0 to set the corresponding GPIO pin to logic low. For read operations the GPIO pin operates as an input. Read to receive the status of the corresponding GPIO pin, which is determined by the voltage at the pin; the bit reads as 0 at start-up if the voltage at this pin is less than VIH (the register value, 1 by default, is not returned on read). After a reset event, the GPIO pin is in a high-impedance state. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OUT15_ SC_STS |
OUT14_ SC_STS |
OUT13_ SC_STS |
OUT12_ SC_STS |
OUT11_ SC_STS |
OUT10_ SC_STS |
OUT9_ SC_STS |
OUT8_ SC_STS |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OUT7_ SC_STS |
OUT6_ SC_STS |
OUT5_ SC_STS |
OUT4_ SC_STS |
OUT3_ SC_STS |
OUT2_ SC_STS |
OUT1_ SC_STS |
OUT0_ SC_STS |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OUT15_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
14 | OUT14_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
13 | OUT13_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
12 | OUT12_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
11 | OUT11_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
10 | OUT10_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
9 | OUT9_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
8 | OUT8_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
7 | OUT7_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
6 | OUT6_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
5 | OUT5_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
4 | OUT4_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
3 | OUT3_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
2 | OUT2_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
1 | OUT1_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |
0 | OUT0_SC_STS | R | 0h | DAC short circuit condition, indicating whether this
DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition |