JAJSE97D June 2017 – May 2019 DAC8740H , DAC8741H
PRODUCTION DATA.
This register controls the SPI watchdog timer, internal reference, CRC mode, IRQ pin behavior, and SDO pin behavior.
CONTROL is shown in Figure 23 and described in Table 9.
Return to Summary Table.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
WDTO | WDT | RESERVED | |||||
R/W | R/W | R | |||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PDVREF | RESERVED | CRC_EN | IRQ_POL | IRQ_LEVEL | SDO_Z | SDO_B |
R | R/W | R | R/W | R/W | R/W | R/W | R/W |
Bit | Field | Type | Reset | Description | |||
---|---|---|---|---|---|---|---|
15-13 | WDTO | R/W | 100 |
SPI Watchdog Timer (based on 3.6864-MHz clock) |
|||
D15 | D14 | D13 | Timeout Period | ||||
0 | 0 | 0 | 50 ms | ||||
0 | 0 | 1 | 100 ms | ||||
0 | 1 | 0 | 500 ms | ||||
0 | 1 | 1 | 1 second | ||||
1 | 0 | 0 | 2 seconds (default) | ||||
1 | 0 | 1 | 3 seconds | ||||
1 | 1 | 0 | 4 seconds | ||||
1 | 1 | 1 | 5 seconds | ||||
12 | WDT | R/W | 0 | 0 = SPI Watchdog Timer Disabled (default)
1 = SPI Watchdog Timer Enabled |
|||
11-7 | RESERVED | R | 00000 | Reserved | |||
6 | PDVREF | R/W | 1 | This bit is only functional if the hardware reference enabled is enabled.
0 = Internal reference is powered down 1 = Internal reference is powered up (default) |
|||
5 | RESERVED | R | 0 | Reserved | |||
4 | CRC_EN | R/W | 0 | 0 = No CRC (default)
1 = CRC is enabled |
|||
3 | IRQ_POL | R/W | 0 | 0 = IRQ is active low (default)
1 = IRQ is active high |
|||
2 | IRQ_LEVEL | R/W | 0 | 0 = IRQ creates a pulse for edge sensitivity (default)
1 = IRQ asserts to a level until MODEM STATUS is read |
|||
1 | SDO_Z | R/W | 1 | 0 = SDO will be driven during writes and read requests
1 = SDO will be HiZ during writes requests (default) |
|||
0 | SDO_B | R/W | 0 | 0 = SDO will remain filled from last frame (default)
1 = SDO will clear with the beginning of each frame |