JAJSHA6B March 2019 – May 2022 DLP2000
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
tr | Rise time(1) | 20% to 80% DCLK | 2.5 | ns | ||
tf | Fall time(1) | 80% to 20% DCLK | 2.5 | ns | ||
tr | Rise time(2) | 20% to 80% DATA(11:0), SCTRL, LOADB | 2.5 | ns | ||
tf | Fall time(2) | 80% to 20% DATA(11:0), SCTRL, LOADB | 2.5 | ns | ||
tc | Cycle time(1) | 50% to 50% DCLK | 12.5 | 16.67 | ns | |
tw | Pulse duration(1) | 50% to 50% DCLK | 5 | ns | ||
tw | Pulse duration low(1) | 50% to 50% LOADB | 7 | ns | ||
tw | Pulse duration high(1) | 50% to 50% DRC_STROBE | 7 | ns | ||
tsu | Setup time(1) | DATA(11:0) before rising or falling edge of DCLK | 1 | ns | ||
tsu | Setup time(1) | SCTRL before rising or falling edge of DCLK | 1 | ns | ||
tsu | Setup time(1) | LOADB low before rising edge of DCLK | 1 | ns | ||
tsu | Setup time(2) | SAC_BUS low before rising edge of DCLK | 2 | ns | ||
tsu | Setup time(2) | DRC_BUS high before rising edge of DCLK | 2 | ns | ||
tsu | Setup time(1) | DRC_STROBE high before rising edge of DCLK | 2 | ns | ||
th | Hold time(1) | DATA(11:0) after rising or falling edge of DCLK | 1 | ns | ||
th | Hold time(1) | SCTRL after rising or falling edge of DCLK | 1 | ns | ||
th | Hold time(1) | LOADB low after falling edge of DCLK | 1 | ns | ||
th | Hold time(2) | SAC_BUS low after rising edge of DCLK | 2 | ns | ||
th | Hold time(2) | DRC_BUS after rising edge of DCLK | 2 | ns | ||
th | Hold time(1) | DRC_STROBE after rising edge of DCLK | 2 | ns |
See Section 7.3.4 for more information.