JAJSGT9G April 2010 – January 2019 DLP5500
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VOH | High-level output voltage(1), See Figure 2 | VCC = 3.0 V, | IOH = –20 mA | 2.4 | V | ||
VOL | Low-level output voltage(1), See Figure 2 | VCC = 3.6 V, | IOL = 15 mA | 0.4 | V | ||
IOZ | High impedance output current(1) | VCC = 3.6 V | 10 | µA | |||
IIL | Low-level input current(1) | VCC = 3.6 V, | VI = 0 V | –60 | µA | ||
IIH | High-level input current(1) | VCC = 3.6 V, | VI = VCC | 200 | µA | ||
ICC | Current into VCC pin | VCC = 3.6 V, | 750 | mA | |||
ICCI | Current into VOFFSET pin(2) | VCCI = 3.6 V | 450 | mA | |||
ICC2 | Current into VCC2 pin | VCC2 = 8.75V | 25 | mA | |||
ZIN | Internal Differential Impedance | 95 | 105 | Ω | |||
ZLINE | Line Differential Impedance (PWB or Trace) | 90 | 100 | 110 | Ω | ||
CI | Input capacitance(1) | f = 1 MHz | 10 | pF | |||
CO | Output capacitance(1) | f = 1 MHz | 10 | pF | |||
CIM | Input capacitance for MBRST[0:15] pins | f = 1 MHz | 160 | 210 | pF |