JAJSIM5A November 2020 – June 2022 DLP670S
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
SCP(1) | ||||||
tr | Rise time | 20% to 80% reference points | 30 | ns | ||
tf | Fall time | 80% to 20% reference points | 30 | ns | ||
LVDS(2) | ||||||
tr | Rise slew rate | 20% to 80% reference points | 0.7 | 1 | V/ns | |
tf | Fall slew rate | 80% to 20% reference points | 0.7 | 1 | V/ns | |
tC | Clock Cycle | DCLK_A, LVDS pair | 2.5 | ns | ||
tC | Clock Cycle | DCLK_B, LVDS pair | 2.5 | ns | ||
tC | Clock Cycle | DCLK_C, LVDS pair | 2.5 | ns | ||
tC | Clock Cycle | DCLK_D, LVDS pair | 2.5 | ns | ||
tW | Pulse Width | DCLK_A LVDS pair | 1.19 | 1.25 | ns | |
tW | Pulse Width | DCLK_B LVDS pair | 1.19 | 1.25 | ns | |
tW | Pulse Width | DCLK_C LVDS pair | 1.19 | 1.25 | ns | |
tW | Pulse Width | DCLK_D LVDS pair | 1.19 | 1.25 | ns | |
tSu | Setup Time | D_A(15:0) before DCLK_A, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | D_B(15:0) before DCLK_B, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | D_C(15:0) before DCLK_C, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | D_D(15:0) before DCLK_D, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | SCTRL_A before DCLK_A, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | SCTRL_B before DCLK_B, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | SCTRL_C before DCLK_C, LVDS pair | 0.325 | ns | ||
tSu | Setup Time | SCTRL_D before DCLK_D, LVDS pair | 0.325 | ns | ||
th | Hold Time | D_A(15:0) after DCLK_A, LVDS pair | 0.145 | ns | ||
th | Hold Time | D_B(15:0) after DCLK_B, LVDS pair | 0.145 | ns | ||
th | Hold Time | D_C(15:0) after DCLK_C, LVDS pair | 0.145 | ns | ||
th | Hold Time | D_D(15:0) after DCLK_D, LVDS pair | 0.145 | ns | ||
th | Hold Time | SCTRL_A after DCLK_A, LVDS pair | 0.145 | ns | ||
th | Hold Time | SCTRL_B after DCLK_B, LVDS pair | 0.145 | ns | ||
th | Hold Time | SCTRL_C after DCLK_C, LVDS pair | 0.145 | ns | ||
th | Hold Time | SCTRL_D after DCLK_D, LVDS pair | 0.145 | ns | ||
LVDS(2) | ||||||
tSKEW | Skew Time | Channel B relative to Channel A(3)(4), LVDS pair | –1.25 | +1.25 | ns | |
tSKEW | Skew Time | Channel D relative to Channel C(5)(6), LVDS pair | –1.25 | +1.25 | ns |
See Section 6.8 for tr and tf specifications and conditions.
For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. System designers must use IBIS or other simulation tools to correlate the timing reference load to a system environment.
See Section 6.4 for VCM, VID, and VLVDS specifications and conditions.
See Section 6.8 for timing requirements and LVDS pairs per channel (bus) defining D_P(15:0) and D_N(15:0).