JAJSFO9I December 2015 – August 2024 DLPC230-Q1 , DLPC231-Q1
PRODUCTION DATA
(1) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
fclock | Clock frequency, PMIC_SPI_CLK | 9.998 | 30.006 | MHz | |
tp_clkper | Clock period, PMIC_SPI_CLK (50% reference points) | 33.3 | 100 | ns | |
tp_wh | Pulse duration high, PMIC_SPI_CLK (50% reference points) | 11.5 | ns | ||
tp_wl | Pulse duration low, PMIC_SPI_CLK (50% reference points) | 11.5 | ns | ||
tt | Transition time – all input signals | 20% to 80% reference points | 6 | ns | |
tp_su | Setup time – PMIC_SPI_DIN valid before PMIC_SPI_CLK falling edge (50% reference points) | 7.0 | ns | ||
tp_h | Hold time – PMIC_SPI_DIN valid after PMIC_SPI_CLK falling edge | 50% reference points | 0.0 | ns | |
tp_clqv | PMIC_SPI_DOUT output delay (valid) time (with respect to falling edge of PMIC_SPI_CLK or falling edge of PMIC_SPI_CSZ0) | –3.0 | 3.0 | ns |