JAJSFU7E December 2013 – March 2019 DLPC2607
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VDD10 | 1-V supply voltage, core logic | 0.95 | 1 | 1.05 | V | |
VDD_PLL | Analog voltage for PLL | 0.95 | 1 | 1.05 | V | |
VCC18 | 1.8-V supply voltage (for all non-flash and host interface signals) | 1.71 | 1.8 | 1.89 | V | |
VCC_FLSH | Configuration and control I/O supply voltage (variable) | 1.8-V LVCMOS | 1.71 | 1.8 | 1.89 | V |
2.5-V LVCMOS | 2.375 | 2.5 | 2.625 | V | ||
3.3-V LVCMOS | 3.135 | 3.3 | 3.465 | V | ||
VCC_INTF | Pixel interface supply voltage (variable) | 1.8-V LVCMOS | 1.71 | 1.8 | 1.89 | V |
2.5-V LVCMOS | 2.375 | 2.5 | 2.625 | V | ||
3.3-V LVCMOS | 3.135 | 3.3 | 3.465 | V | ||
VI | Input voltage | –0.3 | VCCIO(1) + 0.3 | V | ||
VO | Output voltage | 0 | VCCIO(1) | V | ||
tRAMP | Power supply ramp time | 10 | µs |