JAJSEU8D February 2018 – October 2020 DLPC3432
PRODUCTION DATA
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
ƒcll | PCLK frequency | 1.0 | 33.5 | MHz | |
tp_clkper | PCLK period | 50% reference points | 29.85 | 1000 | ns |
tp_clkjit | PCLK jitter | Max fclock | See (1) | ||
tp_wh | PCLK pulse duration high | 50% reference points | 10.0 | ns | |
tp_wl | PCLK pulse duration low | 50% reference points | 10.0 | ns | |
tp_su | Setup time – PDATA(7:0) before the active edge of PCLK | 50% reference points | 3.0 | ns | |
tp_h | Hold time – PDATA(7:0) after the active edge of PCLK | 50% reference points | 0.9 | ns | |
tt | Transition time – all signals | 20% to 80% reference points (rising signal) 80% to 20% reference points (falling signal) | 0.2 | 3.0 | ns |