JAJSEU8D February 2018 – October 2020 DLPC3432
PRODUCTION DATA
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
ƒclock | PCLK frequency | 1.0 | 155.0 | MHz | |
tp_clkper | PCLK period | 50% reference points | 6.45 | 1000 | ns |
tp_clkjit | PCLK jitter | Max ƒclock | See (1) | ||
tp_wh | PCLK pulse duration high | 50% reference points | 2.43 | ns | |
tp_wl | PCLK pulse duration low | 50% reference points | 2.43 | ns | |
tp_su | Setup time – HSYNC_CS, DATAEN_CMD, PDATA(23:0) valid before the active edge of PCLK | 50% reference points | 0.9 | ns | |
tp_h | Hold time – HSYNC_CS, DATAEN_CMD, PDATA(23:0) valid after the active edge of PCLK | 50% reference points | 0.9 | ns | |
tt | Transition time – all signals | 20% to 80% reference points (rising signal) 80% to 20% reference points (falling signal) | 0.2 | 2.0 | ns |
tsetup, 3DR | This is the setup time with respect to VSYNC(2) | 50% reference points | 1.0 | ms | |
thold, 3DR | This is the hold time with respect VSYNC(3) | 50% reference points | 1.0 | ms |