JAJSEU8D February 2018 – October 2020 DLPC3432
PRODUCTION DATA
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
Clock lane | Frequency | 80 | 235 | MHz | |
Data lane | Effective data rate | 160 | 470 | Mbps | |
Number of data lanes | Selectable | 1 | 4 | lanes | |
tHS-PREPARE+ tHS-ZERO | During a LP to HS transition, the time that the transmitter drives the HS-0 state prior to transmitting the synchronization sequence | 80-MHz to 94-MHz HS clock | 565 | ns | |
95-MHz to 235-MHz HS clock(1) | 465(2) | ||||
tHS-SETTLE | Time interval during which the HS receiver ignores any data lane HS transitions, starting from the beginning of THS-PREPARE; the HS receiver ignores any data lane transitions before the minimum value, and responds to any data lane transitions after the maximum value | 80-MHz to 94-MHz HS clock | 565(3) | ns | |
95-MHz to 235-MHz HS clock | 465(3) |