9.3.1 Debugging Guidelines
Prior to checking the DLPC410 signals, make sure the reference clock to the DLPC410 is running at 50 MHz. Check that DONE_DDC (pin K10) signal is asserted indicating the DLPR410 PROM has correctly programmed the DLPC410 FPGA.