DLPS206
May 2021
DLPC7540
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Power Electrical Characteristics
6.6
Pin Electrical Characteristics
6.7
DMD HSSI Electrical Characteristics
6.8
DMD Low-Speed LVDS Electrical Characteristics
6.9
V-by-One Interface Electrical Characteristics
6.10
FPD-Link LVDS Electrical Characteristics
6.11
USB Electrical Characteristics
6.12
System Oscillator Timing Requirements
6.13
Power Supply and Reset Timing Requirements
6.14
DMD HSSI Timing Requirements
6.15
DMD Low-Speed LVDS Timing Requirements
6.16
V-by-One Interface General Timing Requirements
6.17
FPD-Link Interface General Timing Requirements
6.18
Source Frame Timing Requirements
6.19
Synchronous Serial Port Interface Timing Requirements
6.20
Master and Slave I2C Interface Timing Requirements
6.21
Programmable Output Clock Timing Requirements
6.22
JTAG Boundary Scan Interface Timing Requirements (Debug Only)
6.23
JTAG ARM Multi-Ice Interface Timing Requirements (Debug Only)
6.24
Multi-Trace ETM Interface Timing Requirements
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Input Sources
7.3.2
Processing Delays
7.3.3
FPD-Link Interface
7.3.4
V-by-One interface
7.3.5
DMD (HSSI) Interface
7.3.6
Program Memory Flash Interface
7.3.7
GPIO Supported Functionality
7.3.8
Debug Support
7.4
Device Operational Modes
7.4.1
Standby Mode
7.4.2
Active Mode
7.4.2.1
Normal Configuration
7.4.2.2
Low Latency Configuration
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
9
Power Supply Recommendations
9.1
Power Supply Management
9.2
Hot Plug Usage
9.3
Power Supplies for Unused Input Source Interfaces
9.4
Power Supplies
9.4.1
1.15-V Power Supplies
9.4.2
1.21V Power Supply
9.4.3
1.8-V Power Supplies
9.4.4
3.3-V Power Supplies
10
Layout
10.1
Layout Guidelines
10.1.1
General Layout Guidelines
10.1.2
Power Supply Layout Guidelines
10.1.3
Layout Guidelines for Internal Controller PLL Power
10.1.4
Layout Guideline for DLPC7540 Reference Clock
10.1.4.1
Recommended Crystal Oscillator Configuration
10.1.5
V-by-One Interface Layout Considerations
10.1.6
FPD-Link Interface Layout Considerations
10.1.7
USB Interface Layout Considerations
10.1.8
DMD Interface Layout Considerations
10.1.9
General Handling Guidelines for Unused CMOS-Type Pins
10.1.10
Maximum Pin-to-Pin, PCB Interconnects Etch Lengths
10.2
Thermal Considerations
11
Device and Documentation Support
11.1
Device Support
11.1.1
Third-Party Products Disclaimer
11.1.2
Device Nomenclature
11.1.2.1
Device Markings
11.1.2.2
Package Data
11.2
Trademarks
11.3
Electrostatic Discharge Caution
11.4
Glossary
11.4.1
Video Timing Parameter Definitions
12
Mechanical, Packaging, and Orderable Information
12.1
Package Option Addendum
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
ZDC|676
MPBGAP5
サーマルパッド・メカニカル・データ
発注情報
dlps206_oa
6.15
DMD Low-Speed LVDS Timing Requirements
over operating free-air temperature range (unless otherwise noted)
PARAMETER
MIN
NOM
MAX
UNIT
fclock
119.966
120
120.034
MHz
t
R
(1)
Differential output rise time
(10% to 90%)
250
ps
t
F
(1)
Differential output fall time
(10% to 90%)
250
ps
DCD
Duty Cycle Distortion
45
55
%
(1)
Rise and Fall times are associated with V
DIFF
-pp as shown in
Figure 6-11
V
CM
is removed when signals are viewed differentially
Figure 6-11
DMD Low-Speed Differential Timing Parameters