DLPS206 May 2021 DLPC7540
PRODUCTION DATA
The DLPC7540 FPD-Link differential interface waveform quality and timing is dependent on the total length of the interconnect system, the spacing between traces, the characteristic impedance, etch losses, and how well matched the lengths are across the interface. Thus, ensuring positive timing margin requires attention to many factors.
DLPC7540 I/O timing parameters as well as the FPD-Link transmitter timing parameters can be found in their corresponding data sheets. PCB routing mismatch can be budgeted and met through controlled PCB routing. PCB related requirements for FPD-Link are provided in Table 10-6 as a starting point for the customer.
PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|
Intra-lane Cross-talk (between FPDz_DATAx_P and FPDz_DATAx_N) | < 2.0 | mVpp | |||
Inter-lane Cross-talk (between data lane pairs) | < 2.0 | mVpp | |||
Cross-talk between data lanes and other signals | < 2.0 | mVpp | |||
Intra-lane skew | < 40 | ps | |||
Inter-lane skew | ± 40 | ps | |||
Differential Impedance | 90 | 100 | 110 | Ω |
Additional FPD-Link layout guidelines: