JAJSIP7D September 2015 – September 2020 DLPC910
PRODUCTION DATA
For best performance, it is recommended that the trace impedance for differential signals as in Table 10-5.
All signals should be 50-Ω controlled impedance unless otherwise noted in Table 10-5.
SIGNALS | DIFFERENTIAL IMPEDANCE |
---|---|
DDC_DCLK_[A,B,C,D]_DP[N,P] | 100 Ω ± 10% |
DDC_DCLKOUT_[A,B,C,D]_DP[N,P] | 100 Ω ± 10% |
DDC_DIN_[A,B,C,D][0:15]_DP[N,P] | 100 Ω ± 10% |
DDC_DOUT_[A,B,C,D][0:15]_DP[N,P] | 100 Ω ± 10% |
DDC_SCTRL_[A,B,C,D][N,P] | 100 Ω ± 10% |
DVALID_[A,B,C,D]_DP[N,P] | 100 Ω ± 10% |
Table 10-6 lists the routing priority and layer assignments of the signals.
SIGNALS | PRIORITY |
---|---|
DDC_DCLKOUT_[A,B,C,D]_DP[N,P] | 1 |
DDC_DOUT_[A,B,C,D][0:15]_DP[N,P] | 1 |
DDC_SCTRL_[A,B,C,D][N,P] | 2 |
DDC_DCLK_[A,B,C,D]_DP[N,P] | 2 |
DDC_DIN_[A,B,C,D][0:15]_DP[N,P] | 3 |
DVALID_[A,B,C,D]_DP[N,P] | 3 |
BLKAD_[0:3], BLKMD_[0:1], ROWAD_[0:10], ROWMD_[0:1] | 4 |
RESET_ADDR[0:3], RESET_MODE[0:1], RESET_SEL[0:1], RESET_STROBE, RESET_OEZ, RESET_IRQZ, RESET_RSTZ | 5 |
SCPCLK, SCPDI, SCPDO, DMD_SCPENZ | 6 |
CLKIN_R | 7 |
All other single-ended signals | 8 |