JAJSLL2B April 2021 – November 2021 DP83561-SP
PRODUCTION DATA
IEEE 802.3 specification for 1000BASE-T requires that the PHY layer be able to generate certain well defined test patterns on TX outputs. Clause 40 section 40.6.1.1.2 Test Modes describes these tests in detail. There are four test modes as well as the normal operation mode. These modes can be selected by writing to the CFG1 register (address 0x0009). In addition, writing 0x1002 to register 0x00A8 is a required configuration when using any of the test modes.
See IEEE 802.3 section 40.6.1.1.2 Test modes for more information on the nature of the test modes. The DP83561-SP provides a test clock synchronous to the IEEE test patterns. The test patterns are output on the MDI pins of the device and the transmit clock is output on the CLK_OUT pin.
For more information about configuring the DP83561-SP for IEEE 802.3 compliance testing, see the How to Configure DP838XX for Ethernet Compliance Testing application report (SNLS239).