JAJSLL2B April 2021 – November 2021 DP83561-SP
PRODUCTION DATA
The DP83561-SP offers SEL immunity up to LET = 121MeV·cm2/mg, 300 krad(Si) TID (Total Ionizing Dose) and ambient temperature rating from –55°C to 125°C. The DP83561-SP is a fully featured Physical Layer transceiver with integrated PMD sublayers to support 10BASE-Te, 100BASE-TX and 1000BASE-T Ethernet protocols. The DP83561-SP also features a SEFI (Single Event Functional Interrupt) monitoring suite, alerting the system that a SEFI has occurred. SEFI monitoring takes care of both Control and Data path of the PHY. Control path monitors included are IEEE PCS state machine monitors and configuration register monitors. There is an internal auto recovery mechanism (configurable) that gets trigger when one of the two previously mentioned monitors detect issues. The auto recovery mechanism is a soft reset generated by the PHY for itself. Data path is monitored using PLL lock monitor and temperature monitor. The DP83561-SP can also be configured (optional) to automatically reset the logic core to provide SEFI protection. It also has configurable option to disable SMI (serial management interface) to block any unwanted configuration changes from host MAC.
The DP83561-SP interfaces directly to twisted pair media through an external transformer. This device interfaces directly to the MAC layer through Reduced GMII (RGMII) and MII.
The DP83561-SP provides precision clock synchronization, including a synchronous Ethernet clock output. It has low jitter, low latency, and provides IEEE 1588 Start of Frame Detection.