JAJSC32E September 2012 – June 2019 DP83848-EP
PRODUCTION DATA.
This register implements the MII interrupt PHY specific control register. Sources for interrupt generation include: energy detect state change, link state change, speed status change, duplex status change, auto-negotiation complete or any of the counters becoming half-full. The individual interrupt events must be enabled by setting bits in the MII interrupt status and event control register (MISR).
BIT | BIT NAME | DEFAULT | DESCRIPTION |
---|---|---|---|
15:3 | RESERVED | 0, RO | Reserved: Write ignored, Read as 0 |
2 | TINT | 0, RW | Test Interrupt: |
Forces the PHY to generate an interrupt to facilitate interrupt testing. Interrupts will continue to be generated as long as this bit remains set. | |||
1 = Generate an interrupt | |||
0 = Do not generate interrupt | |||
1 | INTEN | 0, RW | Interrupt Enable: |
Enable interrupt dependent on the event enables in the MISR register. | |||
1 = Enable event based interrupts | |||
0 = Disable event based interrupts | |||
0 | INT_OE | 0, RW | Interrupt Output Enable: |
Enable interrupt events to signal via the PWR_DOWN/INT pin by configuring the PWR_DOWN/INT pin as an output. | |||
1 = PWR_DOWN/INT is an Interrupt Output | |||
0 = PWR_DOWN/INT is a Power Down Input |