JAJSC33G February 2015 – October 2022 DP83867CR , DP83867IR
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
BIT | BIT NAME | DEFAULT | DESCRIPTION |
---|---|---|---|
15 | STRAP_MIRROR_EN | Strap, RO | Mirror Enable Strap: 1 = Port mirroring strapped to enable. 0 = Port mirroring strapped to disable. |
14 | STRAP_LINK_DOWNSHIFT_EN | Strap, RO | Link Downshift Enable Strap: 1 = Link Downshift strapped to enable. 0 = Link Downshift strapped to disable. |
13 | STRAP_CLK_OUT_DIS(PAP only) | Strap, RO | Clock Output Disable Strap: 1 = Clock output strapped to disable. 0 = Clock output strapped to enable. |
12 | STRAP_RGMII_DIS | Strap, RO | RGMII Disable Strap: 1 = RGMII strapped to disable. 0 = RGMII strapped to enable. |
11 | RESERVED | 0, RO | RESERVED |
10 | STRAP_AMDIX_DIS | Strap, RO | Auto-MDIX Disable Strap: 1 = Auto-MDIX strapped to disable. 0 = Auto-MDIX strapped to enable. |
9 | STRAP_FORCE_MDI_X | Strap, RO | Force MDI/X Strap: 1 = Force MDIX strapped to enable. 0 = Force MDI strapped to enable. |
8 | STRAP_HD_EN | Strap, RO | Half Duplex Enable Strap: 1 = Half Duplex strapped to enable. 0 = Full Duplex strapped to enable. |
7 | STRAP_ANEG_DIS | Strap, RO | Auto-Negotiation Disable Strap: 1 = Auto-Negotiation strapped to disable. 0 = Auto-Negotiation strapped to enable. |
6:5 | STRAP_ANEG_SEL (PAP) | Strap, RO | Speed Select Strap: SPEED_SEL[1:0] values from straps for PAP devices See Speed Select Strap Details table. |
4:0 | STRAP_PHY_ADD (PAP) | Strap, RO | PHY Address Strap for PAP: PHY address value from straps. |
6 | RESERVED (RGZ) | 0, RO | RESERVED |
5 | STRAP_SPEED_SEL (RGZ) | Strap, RO | SPEED_SEL value from strap for RGZ devices See Speed Select Strap Details table. |
4 | RESERVED | 0, RO | RESERVED |
3:0 | STRAP_PHY_ADD (RGZ) | Strap, RO | PHY Address Strap for RGZ: PHY address value from straps. |