JAJSD08D October 2015 – November 2022 DP83867CS , DP83867E , DP83867IS
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
This register contains event status for the interrupt function. If an event has occurred since the last read of this register, the corresponding status bit will be set. The status indications in this register will be set even if the interrupt is not enabled.
BIT | BIT NAME | DEFAULT | DESCRIPTION |
---|---|---|---|
15 | AUTONEG_ERR_INT | 0, RO, LH, COR | Auto-Negotiation Error Interrupt: 1 = Auto-Negotiation Error interrupt is pending and is cleared by the current read. 0 = No Auto-Negotiation Error interrupt. |
14 | SPEED_CHNG_INT | 0, RO, LH, COR | Speed Change Interrupt: 1 = Speed Change interrupt is pending and is cleared by the current read. 0 = No Speed Change interrupt. |
13 | DUPLEX_MODE_CHNG_INT | 0, RO, LH, COR | Duplex Mode Change Interrupt: 1 = Duplex Mode Change interrupt is pending and is cleared by the current read. 0 = No Duplex Mode Change interrupt. |
12 | PAGE_RECEIVED_INT | 0, RO, LH, COR | Page Received Interrupt: 1 = Page Received Interrupt is pending and is cleared by the current read. 0 = No Page Received Interrupt is pending. |
11 | AUTONEG_COMP_INT | 0, RO, LH, COR | Auto-Negotiation Complete Interrupt: 1 = Auto-Negotiation Complete Interrupt is pending and is cleared by the current read. 0 = No Auto-Negotiation Complete Interrupt is pending. |
10 | LINK_STATUS_CHNG_INT | 0, RO, LH, COR | Link Status Change Interrupt: 1 = Link Status Change interrupt is pending and is cleared by the current read. 0 = No Link Status Change interrupt is pending. |
9 | RESERVED | 0, RO | RESERVED |
8 | FALSE_CARRIER_INT | 0, RO, LH, COR | False Carrier Interrupt: 1 = False Carrier interrupt is pending and is cleared by the current read. 0 = No False Carrier interrupt is pending. |
7 | RESERVED | 0, RO | RESERVED |
6 | MDI_CROSSOVER_CHNG_INT | 0, RO, LH, COR | MDI Crossover Change Interrupt: 1 = MDI Crossover Change interrupt is pending and is cleared by the current read. 0 = No MDI Crossover Change interrupt is pending. |
5 | SPEED_OPT_EVENT_INT | 0, RO, LH, COR | Speed Optimization Event Interrupt: 1 = Speed Optimization Event Interrupt is pending and is cleared by the current read. 0 = No Speed Optimization Event Interrupt is pending. |
4 | SLEEP_MODE_CHNG_INT | 0, RO, LH, COR | Sleep Mode Change Interrupt: 1 = Sleep Mode Change Interrupt is pending and is cleared by the current read. 0 = No Sleep Mode Change Interrupt is pending. |
3 | WOL_INT | 0, RO, LH, COR | Wake-on-LAN Interrupt: 1 = Wake-on-LAN Interrupt is pending. 0 = No Wake-on-LAN Interrupt is pending. |
2 | XGMII_ERR_INT (1) | 0, RO, LH, COR | xGMII Error Interrupt: 1 = xGMII Error Interrupt is pending and is cleared by the current read. 0 = No xGMII Error Interrupt is pending. |
1 | POLARITY_CHNG_INT | 0, RO, LH, COR | Polarity Change Interrupt: 1 = Polarity Change interrupt is pending and is cleared by the current read. 0 = No Polarity Change interrupt is pending. |
0 | JABBER_INT | 0, RO, LH, COR | Jabber Interrupt: 1 = Jabber interrupt is pending and is cleared by the current read. 0 = No Jabber interrupt is pending. |