JAJSD08D October 2015 – November 2022 DP83867CS , DP83867E , DP83867IS
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
BIT | BIT NAME | DEFAULT | DESCRIPTION |
---|---|---|---|
15:13 | RESERVED | 000, RO | RESERVED |
12 | RESERVED | 1, RO | RESERVED |
11:9 | RESERVED | 000, RO | RESERVED |
8 | RESERVED | 0, RW | RESERVED |
7 | INT_TST_MODE_1 | Strap, RW | Reserved; 0: Normal Operation. If RX_CTRL is strapped to mode1/mode2 then PHY will go to internal test mode. Reg x6F[8] = 0 will also indicate the test mode entry request from RX_CTRL's strap . To overrule this test mode entry through strap mode, INT_TST_MODE_1bit can be set to 0. 1: Internal Test Mode 1, this bit must be cleared 0: Normal Operation |
6:5 | SGMII_AUTONEG_TIMER | 01, RW | SGMII Auto-Negotiation Timer Duration: 11: 11 ms 10: 800 µs 01: 2 µs 00: 16 ms |
4:1 | RESERVED | 1000, RO | RESERVED: Writes ignored, read as 1000. |
0 | PORT_MIRROR_EN | Strap, RW | Port Mirror Enable: 1 = Enable port mirroring. 0 = Normal operation |